Identificador persistente para citar o vincular este elemento: https://accedacris.ulpgc.es/handle/10553/48902
Título: ESL flow for a hardware H.264/AVC decoder using TLM-2.0 and high level synthesis: a quantitative study
Autores/as: Thadani, M.
Carballo, P. P. 
Hernández-Fernández, Pedro 
Marrero, G.
Núñez, A. 
Clasificación UNESCO: 3307 Tecnología electrónica
Palabras clave: Electronic System Level
high-level synthesis
SystemC
TLM-2.0
logic synthesis, et al.
Fecha de publicación: 2009
Publicación seriada: Proceedings of SPIE - The International Society for Optical Engineering 
Conferencia: Conference on VLSI Circuits and Systems IV 
Resumen: The present paper describes an Electronic System Level (ESL) design methodology which was established and employed in the creation of a H.264/AVC baseline decoder. The methodology involves the synthesis of the algorithmic description of the functional blocks that comprise the decoder, using a high level synthesis tool. Optimization and design space exploration is carried out at the algorithmic level before performing logic synthesis. Final, post-place and route implementation results show that the decoder can operate at the target frequency of 100 MHz and meet real time requirements for QCIF frames.
URI: https://accedacris.ulpgc.es/handle/10553/48902
ISBN: 9780819476371
ISSN: 0277-786X
DOI: 10.1117/12.821647
Fuente: Proceedings of SPIE - The International Society for Optical Engineering[ISSN 0277-786X],v. 7363 (73630K)
Colección:Actas de congresos
miniatura
Adobe PDF (850,44 kB)
Vista completa

Google ScholarTM

Verifica

Altmetric


Comparte



Exporta metadatos



Los elementos en ULPGC accedaCRIS están protegidos por derechos de autor con todos los derechos reservados, a menos que se indique lo contrario.