Please use this identifier to cite or link to this item: http://hdl.handle.net/10553/49696
Title: High performance asynchronous FIR filter design in gaAs
Authors: Montiel-Nelson, J. A. 
Nooshabadi, S. V.
UNESCO Clasification: 3307 Tecnología electrónica
Keywords: FIR filters
field effect logic circuits
Gallium arsenide
Logic design
MESFET integrated circuits, et al
Issue Date: 1997
Publisher: 1350-2409
Journal: IEE Proceedings: Circuits, Devices and Systems 
Abstract: An asynchronous FIR architecture design using a mixed mode logic approach in GaAs technology is presented. Combining an asynchronous design style with static and dynamic logic proves to be very suitable for high speed and low power implementation of real time mobile computing applications. The authors introduce a novel clocked dynamic latched (CDL) logic in GaAs to implement the micropipeline latches required in the single phase signalling. The reliable implementation of an 11-tap FIR filter in terms of speed, area and power dissipation in GaAs MESFET 0.6 mu m Vitesse technology is demonstrated. This ASIC system is fully operative across the full range of process spread variations and the temperature range of 0 to 100 degrees C. It is robust against power supply variations of 15%.
URI: http://hdl.handle.net/10553/49696
ISSN: 1350-2409
DOI: 10.1049/ip-cds:19971324
Source: IEE Proceedings: Circuits, Devices and Systems[ISSN 1350-2409],v. 144, p. 289-296
Appears in Collections:Artículos
Show full item record

SCOPUSTM   
Citations

2
checked on Nov 24, 2024

WEB OF SCIENCETM
Citations

1
checked on Nov 24, 2024

Page view(s)

79
checked on Nov 9, 2024

Google ScholarTM

Check

Altmetric


Share



Export metadata



Items in accedaCRIS are protected by copyright, with all rights reserved, unless otherwise indicated.