Identificador persistente para citar o vincular este elemento:
http://hdl.handle.net/10553/49696
Título: | High performance asynchronous FIR filter design in gaAs | Autores/as: | Montiel-Nelson, J. A. Nooshabadi, S. V. |
Clasificación UNESCO: | 3307 Tecnología electrónica | Palabras clave: | FIR filters field effect logic circuits Gallium arsenide Logic design MESFET integrated circuits, et al. |
Fecha de publicación: | 1997 | Editor/a: | 1350-2409 | Publicación seriada: | IEE Proceedings: Circuits, Devices and Systems | Resumen: | An asynchronous FIR architecture design using a mixed mode logic approach in GaAs technology is presented. Combining an asynchronous design style with static and dynamic logic proves to be very suitable for high speed and low power implementation of real time mobile computing applications. The authors introduce a novel clocked dynamic latched (CDL) logic in GaAs to implement the micropipeline latches required in the single phase signalling. The reliable implementation of an 11-tap FIR filter in terms of speed, area and power dissipation in GaAs MESFET 0.6 mu m Vitesse technology is demonstrated. This ASIC system is fully operative across the full range of process spread variations and the temperature range of 0 to 100 degrees C. It is robust against power supply variations of 15%. | URI: | http://hdl.handle.net/10553/49696 | ISSN: | 1350-2409 | DOI: | 10.1049/ip-cds:19971324 | Fuente: | IEE Proceedings: Circuits, Devices and Systems[ISSN 1350-2409],v. 144, p. 289-296 |
Colección: | Artículos |
Citas SCOPUSTM
2
actualizado el 17-nov-2024
Citas de WEB OF SCIENCETM
Citations
1
actualizado el 17-nov-2024
Visitas
79
actualizado el 09-nov-2024
Google ScholarTM
Verifica
Altmetric
Comparte
Exporta metadatos
Los elementos en ULPGC accedaCRIS están protegidos por derechos de autor con todos los derechos reservados, a menos que se indique lo contrario.