Identificador persistente para citar o vincular este elemento:
http://hdl.handle.net/10553/49689
Campo DC | Valor | idioma |
---|---|---|
dc.contributor.author | Navarro Botello,Héctor | en_US |
dc.contributor.author | Montiel-Nelson, J. A. | en_US |
dc.contributor.author | Sosa, J. | en_US |
dc.contributor.author | García, J. C. | en_US |
dc.contributor.author | Fay, D. Q M | en_US |
dc.contributor.other | Montiel-Nelson, Juan | - |
dc.contributor.other | Sosa, Javier | - |
dc.date.accessioned | 2018-11-24T09:54:53Z | - |
dc.date.available | 2018-11-24T09:54:53Z | - |
dc.date.issued | 2004 | en_US |
dc.identifier.issn | 0013-5194 | en_US |
dc.identifier.uri | http://hdl.handle.net/10553/49689 | - |
dc.description.abstract | New approaches to the satisfiability problem (SAT) for register transfer level (RTL) designs combine arithmetic blocks with Boolean logic to form a mixed integer linear program (MILP). Two-to-one multiplexers with word-level inputs can be decomposed to logic gates, but it is more efficient to describe them in MILP constraints as arithmetic operators. Larger multiplexers are built using a multilevel selection tree. However, such an approach should be improved to optimise the overall efficiency in solving the SAT problem. Proposed is a new MILP model for multiplexers. Experimental results indicate a 50% decrease in the number of constraints and a reduction in MILP complexity from Omega(N-2.4) to Omega(N-1.7), measured in CPU time. | en_US |
dc.language | eng | en_US |
dc.publisher | 0013-5194 | - |
dc.relation.ispartof | Electronics letters | en_US |
dc.source | Electronics Letters[ISSN 0013-5194],v. 40, p. 417-418 | en_US |
dc.subject | 3307 Tecnología electrónica | en_US |
dc.subject.other | computability | en_US |
dc.subject.other | integer programming | en_US |
dc.subject.other | Linear programming | en_US |
dc.subject.other | multiplexing equipment , | en_US |
dc.subject.other | Logic gates | en_US |
dc.subject.other | Formal logic | en_US |
dc.subject.other | Logic design | en_US |
dc.subject.other | Logic testing | en_US |
dc.title | Multiplexer model for RTL satisfiability using MILP | en_US |
dc.type | info:eu-repo/semantics/Article | en_US |
dc.type | Article | en_US |
dc.identifier.doi | 10.1049/el:20040304 | en_US |
dc.identifier.scopus | 2142839751 | - |
dc.identifier.isi | 000220865400012 | - |
dcterms.isPartOf | Electronics Letters | - |
dcterms.source | Electronics Letters[ISSN 0013-5194],v. 40 (7), p. 417-418 | - |
dc.contributor.authorscopusid | 23028289000 | - |
dc.contributor.authorscopusid | 6603626866 | - |
dc.contributor.authorscopusid | 56231679300 | - |
dc.contributor.authorscopusid | 9639270900 | - |
dc.contributor.authorscopusid | 55390607000 | - |
dc.description.lastpage | 418 | en_US |
dc.description.firstpage | 417 | en_US |
dc.relation.volume | 40 | en_US |
dc.investigacion | Ingeniería y Arquitectura | en_US |
dc.type2 | Artículo | en_US |
dc.identifier.wos | WOS:000220865400012 | - |
dc.contributor.daisngid | 1184738 | - |
dc.contributor.daisngid | 8452012 | - |
dc.contributor.daisngid | 480589 | - |
dc.contributor.daisngid | 1739656 | - |
dc.contributor.daisngid | 1897928 | - |
dc.contributor.daisngid | 8205808 | - |
dc.contributor.daisngid | 2523274 | - |
dc.identifier.investigatorRID | K-6805-2013 | - |
dc.identifier.investigatorRID | L-8617-2014 | - |
dc.utils.revision | Sí | en_US |
dc.contributor.wosstandard | WOS:Navarro, H | - |
dc.contributor.wosstandard | WOS:Montiel-Nelson, JA | - |
dc.contributor.wosstandard | WOS:Sosa, J | - |
dc.contributor.wosstandard | WOS:Garcia, JC | - |
dc.contributor.wosstandard | WOS:Fay, DQM | - |
dc.date.coverdate | Abril 2004 | en_US |
dc.identifier.ulpgc | Sí | es |
dc.description.sjr | 0,83 | |
dc.description.jcr | 0,968 | |
dc.description.sjrq | Q1 | |
dc.description.jcrq | Q2 | |
dc.description.scie | SCIE | |
item.grantfulltext | none | - |
item.fulltext | Sin texto completo | - |
crisitem.author.dept | GIR IUMA: Equipos y Sistemas de Comunicación | - |
crisitem.author.dept | IU de Microelectrónica Aplicada | - |
crisitem.author.dept | GIR IUMA: Instrumentación avanzada | - |
crisitem.author.dept | IU de Microelectrónica Aplicada | - |
crisitem.author.dept | Departamento de Ingeniería Electrónica y Automática | - |
crisitem.author.dept | GIR IUMA: Instrumentación avanzada | - |
crisitem.author.dept | IU de Microelectrónica Aplicada | - |
crisitem.author.dept | Departamento de Ingeniería Electrónica y Automática | - |
crisitem.author.dept | GIR IUMA: Instrumentación avanzada | - |
crisitem.author.dept | IU de Microelectrónica Aplicada | - |
crisitem.author.orcid | 0000-0003-4323-8097 | - |
crisitem.author.orcid | 0000-0003-1838-3073 | - |
crisitem.author.parentorg | IU de Microelectrónica Aplicada | - |
crisitem.author.parentorg | IU de Microelectrónica Aplicada | - |
crisitem.author.parentorg | IU de Microelectrónica Aplicada | - |
crisitem.author.parentorg | IU de Microelectrónica Aplicada | - |
crisitem.author.fullName | Navarro Botello,Héctor | - |
crisitem.author.fullName | Montiel Nelson, Juan Antonio | - |
crisitem.author.fullName | Sosa González, Carlos Javier | - |
crisitem.author.fullName | García Montesdeoca,José Carlos | - |
Colección: | Artículos |
Los elementos en ULPGC accedaCRIS están protegidos por derechos de autor con todos los derechos reservados, a menos que se indique lo contrario.