Please use this identifier to cite or link to this item: http://hdl.handle.net/10553/49689
DC FieldValueLanguage
dc.contributor.authorNavarro Botello,Héctoren_US
dc.contributor.authorMontiel-Nelson, J. A.en_US
dc.contributor.authorSosa, J.en_US
dc.contributor.authorGarcía, J. C.en_US
dc.contributor.authorFay, D. Q Men_US
dc.contributor.otherMontiel-Nelson, Juan-
dc.contributor.otherSosa, Javier-
dc.date.accessioned2018-11-24T09:54:53Z-
dc.date.available2018-11-24T09:54:53Z-
dc.date.issued2004en_US
dc.identifier.issn0013-5194en_US
dc.identifier.urihttp://hdl.handle.net/10553/49689-
dc.description.abstractNew approaches to the satisfiability problem (SAT) for register transfer level (RTL) designs combine arithmetic blocks with Boolean logic to form a mixed integer linear program (MILP). Two-to-one multiplexers with word-level inputs can be decomposed to logic gates, but it is more efficient to describe them in MILP constraints as arithmetic operators. Larger multiplexers are built using a multilevel selection tree. However, such an approach should be improved to optimise the overall efficiency in solving the SAT problem. Proposed is a new MILP model for multiplexers. Experimental results indicate a 50% decrease in the number of constraints and a reduction in MILP complexity from Omega(N-2.4) to Omega(N-1.7), measured in CPU time.en_US
dc.languageengen_US
dc.publisher0013-5194-
dc.relation.ispartofElectronics lettersen_US
dc.sourceElectronics Letters[ISSN 0013-5194],v. 40, p. 417-418en_US
dc.subject3307 Tecnología electrónicaen_US
dc.subject.othercomputabilityen_US
dc.subject.otherinteger programmingen_US
dc.subject.otherLinear programmingen_US
dc.subject.othermultiplexing equipment ,en_US
dc.subject.otherLogic gatesen_US
dc.subject.otherFormal logicen_US
dc.subject.otherLogic designen_US
dc.subject.otherLogic testingen_US
dc.titleMultiplexer model for RTL satisfiability using MILPen_US
dc.typeinfo:eu-repo/semantics/Articleen_US
dc.typeArticleen_US
dc.identifier.doi10.1049/el:20040304en_US
dc.identifier.scopus2142839751-
dc.identifier.isi000220865400012-
dcterms.isPartOfElectronics Letters-
dcterms.sourceElectronics Letters[ISSN 0013-5194],v. 40 (7), p. 417-418-
dc.contributor.authorscopusid23028289000-
dc.contributor.authorscopusid6603626866-
dc.contributor.authorscopusid56231679300-
dc.contributor.authorscopusid9639270900-
dc.contributor.authorscopusid55390607000-
dc.description.lastpage418en_US
dc.description.firstpage417en_US
dc.relation.volume40en_US
dc.investigacionIngeniería y Arquitecturaen_US
dc.type2Artículoen_US
dc.identifier.wosWOS:000220865400012-
dc.contributor.daisngid1184738-
dc.contributor.daisngid8452012-
dc.contributor.daisngid480589-
dc.contributor.daisngid1739656-
dc.contributor.daisngid1897928-
dc.contributor.daisngid8205808-
dc.contributor.daisngid2523274-
dc.identifier.investigatorRIDK-6805-2013-
dc.identifier.investigatorRIDL-8617-2014-
dc.utils.revisionen_US
dc.contributor.wosstandardWOS:Navarro, H-
dc.contributor.wosstandardWOS:Montiel-Nelson, JA-
dc.contributor.wosstandardWOS:Sosa, J-
dc.contributor.wosstandardWOS:Garcia, JC-
dc.contributor.wosstandardWOS:Fay, DQM-
dc.date.coverdateAbril 2004en_US
dc.identifier.ulpgces
dc.description.sjr0,83
dc.description.jcr0,968
dc.description.sjrqQ1
dc.description.jcrqQ2
dc.description.scieSCIE
item.grantfulltextnone-
item.fulltextSin texto completo-
crisitem.author.deptGIR IUMA: Equipos y Sistemas de Comunicación-
crisitem.author.deptIU de Microelectrónica Aplicada-
crisitem.author.deptGIR IUMA: Instrumentación avanzada-
crisitem.author.deptIU de Microelectrónica Aplicada-
crisitem.author.deptDepartamento de Ingeniería Electrónica y Automática-
crisitem.author.deptGIR IUMA: Instrumentación avanzada-
crisitem.author.deptIU de Microelectrónica Aplicada-
crisitem.author.deptDepartamento de Ingeniería Electrónica y Automática-
crisitem.author.deptGIR IUMA: Instrumentación avanzada-
crisitem.author.deptIU de Microelectrónica Aplicada-
crisitem.author.orcid0000-0003-4323-8097-
crisitem.author.orcid0000-0003-1838-3073-
crisitem.author.parentorgIU de Microelectrónica Aplicada-
crisitem.author.parentorgIU de Microelectrónica Aplicada-
crisitem.author.parentorgIU de Microelectrónica Aplicada-
crisitem.author.parentorgIU de Microelectrónica Aplicada-
crisitem.author.fullNameNavarro Botello,Héctor-
crisitem.author.fullNameMontiel Nelson, Juan Antonio-
crisitem.author.fullNameSosa González, Carlos Javier-
crisitem.author.fullNameGarcía Montesdeoca,José Carlos-
Appears in Collections:Artículos
Show simple item record

SCOPUSTM   
Citations

4
checked on Nov 17, 2024

WEB OF SCIENCETM
Citations

3
checked on Nov 17, 2024

Page view(s)

83
checked on Aug 31, 2024

Google ScholarTM

Check

Altmetric


Share



Export metadata



Items in accedaCRIS are protected by copyright, with all rights reserved, unless otherwise indicated.