Identificador persistente para citar o vincular este elemento: http://hdl.handle.net/10553/49689
Título: Multiplexer model for RTL satisfiability using MILP
Autores/as: Navarro Botello,Héctor 
Montiel-Nelson, J. A. 
Sosa, J. 
García, J. C. 
Fay, D. Q M
Clasificación UNESCO: 3307 Tecnología electrónica
Palabras clave: computability
integer programming
Linear programming
multiplexing equipment ,
Logic gates, et al.
Fecha de publicación: 2004
Editor/a: 0013-5194
Publicación seriada: Electronics letters 
Resumen: New approaches to the satisfiability problem (SAT) for register transfer level (RTL) designs combine arithmetic blocks with Boolean logic to form a mixed integer linear program (MILP). Two-to-one multiplexers with word-level inputs can be decomposed to logic gates, but it is more efficient to describe them in MILP constraints as arithmetic operators. Larger multiplexers are built using a multilevel selection tree. However, such an approach should be improved to optimise the overall efficiency in solving the SAT problem. Proposed is a new MILP model for multiplexers. Experimental results indicate a 50% decrease in the number of constraints and a reduction in MILP complexity from Omega(N-2.4) to Omega(N-1.7), measured in CPU time.
URI: http://hdl.handle.net/10553/49689
ISSN: 0013-5194
DOI: 10.1049/el:20040304
Fuente: Electronics Letters[ISSN 0013-5194],v. 40, p. 417-418
Colección:Artículos
Vista completa

Citas SCOPUSTM   

4
actualizado el 17-nov-2024

Citas de WEB OF SCIENCETM
Citations

3
actualizado el 17-nov-2024

Visitas

83
actualizado el 31-ago-2024

Google ScholarTM

Verifica

Altmetric


Comparte



Exporta metadatos



Los elementos en ULPGC accedaCRIS están protegidos por derechos de autor con todos los derechos reservados, a menos que se indique lo contrario.