Please use this identifier to cite or link to this item: http://hdl.handle.net/10553/49651
Title: Power delay tradeoff using the genetic algorithm
Authors: Sosa González, Carlos Javier 
Montiel-Nelson, Juan A. 
Nooshabadi, Saeid
UNESCO Clasification: 3307 Tecnología electrónica
Keywords: Delay
Genetic algorithms
Energy consumption
Optimization methods
CMOS technology, et al
Issue Date: 2009
Journal: 2009 9th International Symposium on Communications and Information Technology, ISCIT 2009
Conference: 2009 9th International Symposium on Communications and Information Technology, ISCIT 2009 
Abstract: This paper presents a novel methodology to obtain the entire power versus delay tradeoff curve for the critical paths of a combinational logic circuit in a very efficient way using genetic algorithm (GA). In order to evaluate the proposed GA method a wide set of two-level and multi-level networks from the MCNC'91 benchmark suite was processed. The proposed optimization using the GA methodology is several times better than linear programming (LP) technique in terms of CPU time. On the other hand the minimum power dissipation obtained by GA and LP methods are very close to each other to within 0.3%.
URI: http://hdl.handle.net/10553/49651
ISBN: 9781424445219
DOI: 10.1109/ISCIT.2009.5341062
Source: 2009 9th International Symposium on Communications and Information Technology, ISCIT 2009 (5341062), p. 1344-1347
Appears in Collections:Actas de congresos
Thumbnail
pdf
Adobe PDF (189,57 kB)
Show full item record

Page view(s)

17
checked on Nov 20, 2022

Download(s)

36
checked on Nov 20, 2022

Google ScholarTM

Check

Altmetric


Share



Export metadata



Items in accedaCRIS are protected by copyright, with all rights reserved, unless otherwise indicated.