Identificador persistente para citar o vincular este elemento: http://hdl.handle.net/10553/49651
Título: Power delay tradeoff using the genetic algorithm
Autores/as: Sosa González, Carlos Javier 
Montiel-Nelson, Juan A. 
Nooshabadi, Saeid
Clasificación UNESCO: 3307 Tecnología electrónica
Palabras clave: Delay
Genetic algorithms
Energy consumption
Optimization methods
CMOS technology, et al.
Fecha de publicación: 2009
Publicación seriada: 2009 9th International Symposium on Communications and Information Technology, ISCIT 2009
Conferencia: 2009 9th International Symposium on Communications and Information Technology, ISCIT 2009 
Resumen: This paper presents a novel methodology to obtain the entire power versus delay tradeoff curve for the critical paths of a combinational logic circuit in a very efficient way using genetic algorithm (GA). In order to evaluate the proposed GA method a wide set of two-level and multi-level networks from the MCNC'91 benchmark suite was processed. The proposed optimization using the GA methodology is several times better than linear programming (LP) technique in terms of CPU time. On the other hand the minimum power dissipation obtained by GA and LP methods are very close to each other to within 0.3%.
URI: http://hdl.handle.net/10553/49651
ISBN: 9781424445219
DOI: 10.1109/ISCIT.2009.5341062
Fuente: 2009 9th International Symposium on Communications and Information Technology, ISCIT 2009 (5341062), p. 1344-1347
Colección:Actas de congresos
miniatura
pdf
Adobe PDF (189,57 kB)
Vista completa

Visitas

17
actualizado el 20-nov-2022

Descargas

36
actualizado el 20-nov-2022

Google ScholarTM

Verifica

Altmetric


Comparte



Exporta metadatos



Los elementos en ULPGC accedaCRIS están protegidos por derechos de autor con todos los derechos reservados, a menos que se indique lo contrario.