Please use this identifier to cite or link to this item:
http://hdl.handle.net/10553/110297
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Sánchez Rodríguez, David Cruz | en_US |
dc.contributor.author | Catellano, Juan | en_US |
dc.contributor.author | Suárez Sarmiento, Álvaro | en_US |
dc.date.accessioned | 2021-07-08T08:53:24Z | - |
dc.date.available | 2021-07-08T08:53:24Z | - |
dc.date.issued | 2000 | en_US |
dc.identifier.isbn | 84-95286-59-9 | en_US |
dc.identifier.uri | http://hdl.handle.net/10553/110297 | - |
dc.description.abstract | A software implementation often can not satisfy embedded systems timing constraints. This problem can be solved by adding specifíc hardware to the system. Lately, it has been developed some design methodologies for this type of hardware/software systems. Our research group is developing a hardware/ software codesign environment for designing this type of systems. In this paper, we present our Hw/Sw partitioning algorithm that is based on simulated annealing. Main contribution is the foUowing: it supports process-level pipelining and estimates system power consumption. Thus, system designer can explore the design space to make latency, área and power trade-offs. | en_US |
dc.language | eng | en_US |
dc.publisher | Universidad de Las Palmas de Gran Canaria (ULPGC) | en_US |
dc.source | Proceedings of MS'2000 international conference on modelling and simulation / Ed. Rosario Berriel Martínez, p. 115-122 | en_US |
dc.subject | 3325 Tecnología de las telecomunicaciones | en_US |
dc.title | Hardware/Software partitioning based on Simulated Annealing | en_US |
dc.type | info:eu-repo/semantics/conferenceobject | en_US |
dc.type | ConferenceObject | en_US |
dc.relation.conference | International Conference on Modelling and Simulation (MS'2000) | en_US |
dc.description.lastpage | 122 | en_US |
dc.description.firstpage | 115 | en_US |
dc.investigacion | Ingeniería y Arquitectura | en_US |
dc.type2 | Actas de congresos | en_US |
dc.utils.revision | Sí | en_US |
dc.date.coverdate | Septiembre 2000 | en_US |
dc.identifier.ulpgc | Sí | en_US |
dc.contributor.buulpgc | BU-TEL | en_US |
item.fulltext | Con texto completo | - |
item.grantfulltext | open | - |
crisitem.event.eventsstartdate | 25-09-2000 | - |
crisitem.event.eventsenddate | 27-09-2000 | - |
crisitem.author.dept | GIR IDeTIC: División de Redes y Servicios Telemáticos | - |
crisitem.author.dept | IU para el Desarrollo Tecnológico y la Innovación | - |
crisitem.author.dept | Departamento de Ingeniería Telemática | - |
crisitem.author.dept | GIR IUCES: Arquitectura y Concurrencia | - |
crisitem.author.dept | IU de Cibernética, Empresa y Sociedad (IUCES) | - |
crisitem.author.dept | Departamento de Ingeniería Telemática | - |
crisitem.author.orcid | 0000-0003-2700-1591 | - |
crisitem.author.orcid | 0000-0002-3043-7161 | - |
crisitem.author.parentorg | IU para el Desarrollo Tecnológico y la Innovación | - |
crisitem.author.parentorg | IU de Cibernética, Empresa y Sociedad (IUCES) | - |
crisitem.author.fullName | Sánchez Rodríguez, David De La Cruz | - |
crisitem.author.fullName | Suárez Sarmiento, Álvaro | - |
Appears in Collections: | Actas de congresos |
Items in accedaCRIS are protected by copyright, with all rights reserved, unless otherwise indicated.