Please use this identifier to cite or link to this item: http://hdl.handle.net/10553/110297
DC FieldValueLanguage
dc.contributor.authorSánchez Rodríguez, David Cruzen_US
dc.contributor.authorCatellano, Juanen_US
dc.contributor.authorSuárez Sarmiento, Álvaroen_US
dc.date.accessioned2021-07-08T08:53:24Z-
dc.date.available2021-07-08T08:53:24Z-
dc.date.issued2000en_US
dc.identifier.isbn84-95286-59-9en_US
dc.identifier.urihttp://hdl.handle.net/10553/110297-
dc.description.abstractA software implementation often can not satisfy embedded systems timing constraints. This problem can be solved by adding specifíc hardware to the system. Lately, it has been developed some design methodologies for this type of hardware/software systems. Our research group is developing a hardware/ software codesign environment for designing this type of systems. In this paper, we present our Hw/Sw partitioning algorithm that is based on simulated annealing. Main contribution is the foUowing: it supports process-level pipelining and estimates system power consumption. Thus, system designer can explore the design space to make latency, área and power trade-offs.en_US
dc.languageengen_US
dc.publisherUniversidad de Las Palmas de Gran Canaria (ULPGC)en_US
dc.sourceProceedings of MS'2000 international conference on modelling and simulation / Ed. Rosario Berriel Martínez, p. 115-122en_US
dc.subject3325 Tecnología de las telecomunicacionesen_US
dc.titleHardware/Software partitioning based on Simulated Annealingen_US
dc.typeinfo:eu-repo/semantics/conferenceobjecten_US
dc.typeConferenceObjecten_US
dc.relation.conferenceInternational Conference on Modelling and Simulation (MS'2000)en_US
dc.description.lastpage122en_US
dc.description.firstpage115en_US
dc.investigacionIngeniería y Arquitecturaen_US
dc.type2Actas de congresosen_US
dc.utils.revisionen_US
dc.date.coverdateSeptiembre 2000en_US
dc.identifier.ulpgcen_US
dc.contributor.buulpgcBU-TELen_US
item.fulltextCon texto completo-
item.grantfulltextopen-
crisitem.event.eventsstartdate25-09-2000-
crisitem.event.eventsenddate27-09-2000-
crisitem.author.deptGIR IDeTIC: División de Redes y Servicios Telemáticos-
crisitem.author.deptIU para el Desarrollo Tecnológico y la Innovación-
crisitem.author.deptDepartamento de Ingeniería Telemática-
crisitem.author.deptGIR IUCES: Arquitectura y Concurrencia-
crisitem.author.deptIU de Cibernética, Empresa y Sociedad (IUCES)-
crisitem.author.deptDepartamento de Ingeniería Telemática-
crisitem.author.orcid0000-0003-2700-1591-
crisitem.author.orcid0000-0002-3043-7161-
crisitem.author.parentorgIU para el Desarrollo Tecnológico y la Innovación-
crisitem.author.parentorgIU de Cibernética, Empresa y Sociedad (IUCES)-
crisitem.author.fullNameSánchez Rodríguez, David De La Cruz-
crisitem.author.fullNameSuárez Sarmiento, Álvaro-
Appears in Collections:Actas de congresos
Adobe PDF (295,17 kB)
Show simple item record

Google ScholarTM

Check

Altmetric


Share



Export metadata



Items in accedaCRIS are protected by copyright, with all rights reserved, unless otherwise indicated.