Identificador persistente para citar o vincular este elemento:
http://hdl.handle.net/10553/52228
Título: | Low power, high speed, charge recycling CMOS threshold logic gate | Autores/as: | Celinski, P. López Feliciano, José Francisco Al-Sarawi, S. Abbott, D. |
Fecha de publicación: | 2001 | Editor/a: | 0013-5194 | Publicación seriada: | Electronics letters | Resumen: | A new implementation of a threshold gate based on a capacitive input, charge recycling differential sense amplifier latch is presented. Simulation results indicate that the proposed structure has very low power dissipation and high operating speed, as well as robustness under process, temperature and supply voltage variations, and is therefore highly suitable as an element in digital integrated circuit design. | URI: | http://hdl.handle.net/10553/52228 | ISSN: | 0013-5194 | DOI: | 10.1049/el:20010742 | Fuente: | Electronics Letters[ISSN 0013-5194],v. 37, p. 1067-1069 |
Colección: | Artículos |
Citas SCOPUSTM
45
actualizado el 17-nov-2024
Citas de WEB OF SCIENCETM
Citations
36
actualizado el 17-nov-2024
Visitas
68
actualizado el 22-sep-2024
Google ScholarTM
Verifica
Altmetric
Comparte
Exporta metadatos
Los elementos en ULPGC accedaCRIS están protegidos por derechos de autor con todos los derechos reservados, a menos que se indique lo contrario.