Identificador persistente para citar o vincular este elemento:
http://hdl.handle.net/10553/52222
Título: | State-of-the-art in CMOS threshold-logic VLSI gate implementations and applications | Autores/as: | Celinski, Peter Cotofana, Sorin D. López, José F. Al-Sarawi, Said Abbott, Derek |
Fecha de publicación: | 2003 | Editor/a: | 0277-786X | Publicación seriada: | Proceedings of SPIE - The International Society for Optical Engineering | Conferencia: | VLSI Circuits and Systems | Resumen: | In recent years, there has been renewed interest in Threshold Logic (TL), mainly as a result of the development of a number of successful implementations of TL gates in CMOS. This paper presents a summary of the recent developments in TL circuit design. High-performance TL gate circuit implementations are compared, and a number of their applications in computer arithmetic operations are reviewed. It is shown that the application of TL in computer arithmetic circuit design can yield designs with significantly reduced transistor count and area while at the same time reducing circuit delay and power dissipation when compared to conventional CMOS logic. | URI: | http://hdl.handle.net/10553/52222 | ISSN: | 0277-786X | DOI: | 10.1117/12.497792 | Fuente: | Proceedings of SPIE - The International Society for Optical Engineering[ISSN 0277-786X],v. 5117, p. 53-64 |
Colección: | Actas de congresos |
Citas SCOPUSTM
8
actualizado el 24-nov-2024
Citas de WEB OF SCIENCETM
Citations
7
actualizado el 24-nov-2024
Visitas
64
actualizado el 17-ago-2024
Google ScholarTM
Verifica
Altmetric
Comparte
Exporta metadatos
Los elementos en ULPGC accedaCRIS están protegidos por derechos de autor con todos los derechos reservados, a menos que se indique lo contrario.