Identificador persistente para citar o vincular este elemento:
http://hdl.handle.net/10553/47599
Título: | Area reduction techniques for full integrated distributed amplifier | Autores/as: | Del Pino, J. Diaz, R. Khemchandani, S. L. |
Clasificación UNESCO: | 3307 Tecnología electrónica | Palabras clave: | Spiral Inductors Cmos Technology Design |
Fecha de publicación: | 2010 | Editor/a: | 1434-8411 | Publicación seriada: | AEU - International Journal of Electronics and Communications | Resumen: | This paper presents two techniques to reduce the area in the design of CMOS distributed amplifiers. The proposed techniques take into account the influence of compacting the layout and the use of stacked inductor for the artificial transmission lines on the distributed amplifier performance. Following these design guidelines, three prototypes have been fabricated in a low cost CMOS 0 35 mu m process. The measured gain is about 6 dB with a cutoff frequency around 8 GHz. The noise figure varies from 5 to 7 dB and the circuits draw 30 mA from a 3.3 V voltage supply. With the developed area optimization design techniques, a maximum area reduction of 37% with respect to a conventional design has been achieved, without any significant performance degradation. (C) 2010 Elsevier GmbH All rights reserved. | URI: | http://hdl.handle.net/10553/47599 | ISSN: | 1434-8411 | DOI: | 10.1016/j.aeue.2009.12.006 | Fuente: | AEU - International Journal of Electronics and Communications[ISSN 1434-8411],v. 64, p. 1055-1062 |
Colección: | Artículos |
Los elementos en ULPGC accedaCRIS están protegidos por derechos de autor con todos los derechos reservados, a menos que se indique lo contrario.