Identificador persistente para citar o vincular este elemento:
http://hdl.handle.net/10553/45096
Título: | Integer and control units for a GaAs 32-bit RISC processor | Autores/as: | Carballo, P. P. Sarmiento, R. Núñez, A. |
Clasificación UNESCO: | 3307 Tecnología electrónica | Palabras clave: | Semiconducting gallium arsenide Reduced instruction set computing VLSI circuits |
Fecha de publicación: | 1993 | Editor/a: | 0165-6074 | Publicación seriada: | Microprocessing and Microprogramming | Conferencia: | 18TH EUROMICRO CONF - SOFTWARE AND HARDWARE : SPECIFICATION AND DESIGN ( EUROMICRO 92 ) | Resumen: | In this paper we present the design and simulation of the Integer and Control Units of AsGaR, a RISC processor featuring a proprietary streamlined architecture. Running at a clock speed of 440 MHz, it delivers a peak throughput of 110 MIPS. The work reported here makes clear the level of complexity faced by this kind of designs and the need to use a wholistic approach considering all aspects of system implementation. AsGaR has been implemented in a TriQuint GaAs process, using a standard cell library. The current shortage of tools for GaAs design has been overcome by adapting the Cadence/Edge environment to this technology. Simulation has been done by describing the cell library in System Hilo and Verilog. | URI: | http://hdl.handle.net/10553/45096 | ISSN: | 0165-6074 | DOI: | 10.1016/0165-6074(93)90026-H | Fuente: | Microprocessing and Microprogramming[ISSN 0165-6074],v. 37, p. 105-108 |
Colección: | Artículos |
Visitas
68
actualizado el 24-feb-2024
Google ScholarTM
Verifica
Altmetric
Comparte
Exporta metadatos
Los elementos en ULPGC accedaCRIS están protegidos por derechos de autor con todos los derechos reservados, a menos que se indique lo contrario.