Identificador persistente para citar o vincular este elemento:
http://hdl.handle.net/10553/45037
Título: | An efficient double-filter hardware architecture for H.264/AVC deblocking filtering | Autores/as: | Tobajas, Félix Callicó, Gustavo M. Pérez, Pedro A. De Armas Sosa, Valentín Sarmiento, Roberto |
Clasificación UNESCO: | 3307 Tecnología electrónica | Palabras clave: | Automatic voltage control Filtering Decoding Video compression Adaptive filters, et al. |
Fecha de publicación: | 2008 | Editor/a: | 0098-3063 | Publicación seriada: | IEEE Transactions on Consumer Electronics | Resumen: | In this paper, a novel hardware architecture for real-time implementation of the adaptive deblocking filtering process specified by the H.264/AVC video coding standard, is presented. The deblocking filter is a computationally and data intensive tool resulting in an increased execution time of both the encoding and decoding processes. The proposed architecture is based on a double- filter strategy that results in a significant saving in filtering cycles, memory requirements and gate count when compared with state-of-the-art approaches. The proposed architecture is implemented in synthesizable HDL at RTL level and verified with the reference software. This hardware is designed to be used as part of a complete H.264/A VC video coding system. | URI: | http://hdl.handle.net/10553/45037 | ISSN: | 0098-3063 | DOI: | 10.1109/TCE.2008.4470035 | Fuente: | IEEE Transactions on Consumer Electronics[ISSN 0098-3063],v. 54, p. 131-139 |
Colección: | Artículos |
Citas SCOPUSTM
36
actualizado el 17-nov-2024
Citas de WEB OF SCIENCETM
Citations
20
actualizado el 17-nov-2024
Visitas
63
actualizado el 22-jul-2023
Google ScholarTM
Verifica
Altmetric
Comparte
Exporta metadatos
Los elementos en ULPGC accedaCRIS están protegidos por derechos de autor con todos los derechos reservados, a menos que se indique lo contrario.