Identificador persistente para citar o vincular este elemento:
http://hdl.handle.net/10553/76874
Campo DC | Valor | idioma |
---|---|---|
dc.contributor.author | Kruijtzer, Wido | en_US |
dc.contributor.author | Reyes Quintana, Victorio Jesús | en_US |
dc.contributor.author | Gehrke, Winfried | en_US |
dc.date.accessioned | 2020-12-21T08:59:01Z | - |
dc.date.available | 2020-12-21T08:59:01Z | - |
dc.date.issued | 2005 | en_US |
dc.identifier.issn | 0929-5585 | en_US |
dc.identifier.other | WoS | - |
dc.identifier.uri | http://hdl.handle.net/10553/76874 | - |
dc.description.abstract | In this paper the development of a smart imaging core following a SystemC-based design flow is presented. The smart imaging core integrates an ARM processor and two specific hardware blocks for image processing: a smart imaging coprocessor and a motion estimation coprocessor. A SystemC-based design flow is applied, comprising the design, synthesis and verification and synthesis of the two coprocessors, as well as the development and integration of the embedded software on the smart imaging core. The two coprocessors are successfully modeled and refined from C/C++-based algorithmic descriptions down to architecture reference models using SystemC and TLM concepts. For the RTL implementation of the coprocessor hardware high-level synthesis tools are used. The applied SystemC-based design flow enabled the iterative refinement of the architecture towards an optimal RTL implementation. Furthermore, the use of SystemC TLM supports the integration of fast functional models of the coprocessors on a virtual prototype platform of the target architecture. This virtual prototype is beneficially used during the embedded software development phase. | en_US |
dc.language | eng | en_US |
dc.relation.ispartof | Design Automation for Embedded Systems | en_US |
dc.source | Design Automation for Embedded Systems [ISSN 0929-5585], v. 10 (2-3), p. 127-155, (2005) | en_US |
dc.subject | 3304 Tecnología de los ordenadores | en_US |
dc.subject.other | System Level Design | en_US |
dc.subject.other | SystemC | en_US |
dc.subject.other | High-Level Synthesis | en_US |
dc.subject.other | System Simulation | en_US |
dc.subject.other | Image Processing | en_US |
dc.title | Design, synthesis and verification of a smart imaging core using SystemC | en_US |
dc.type | info:eu-repo/semantics/Article | en_US |
dc.type | Article | en_US |
dc.identifier.doi | 10.1007/s10617-006-0069-7 | en_US |
dc.identifier.scopus | 33748991709 | - |
dc.identifier.isi | 000240719900004 | - |
dc.contributor.authorscopusid | 56031620800 | - |
dc.contributor.authorscopusid | 7004422872 | - |
dc.contributor.authorscopusid | 6601947921 | - |
dc.description.lastpage | 155 | en_US |
dc.identifier.issue | 2-3 | - |
dc.description.firstpage | 127 | en_US |
dc.relation.volume | 10 | en_US |
dc.investigacion | Ingeniería y Arquitectura | en_US |
dc.type2 | Artículo | en_US |
dc.contributor.daisngid | 3271269 | - |
dc.contributor.daisngid | 1215785 | - |
dc.contributor.daisngid | 1644798 | - |
dc.description.numberofpages | 29 | en_US |
dc.utils.revision | Sí | en_US |
dc.contributor.wosstandard | WOS:Kruijtzer, W | - |
dc.contributor.wosstandard | WOS:Reyes, V | - |
dc.contributor.wosstandard | WOS:Gehrke, W | - |
dc.date.coverdate | Septiembre 2005 | en_US |
dc.identifier.ulpgc | Sí | en_US |
dc.description.jcr | 0,207 | |
dc.description.jcrq | Q4 | |
dc.description.scie | SCIE | |
item.grantfulltext | open | - |
item.fulltext | Con texto completo | - |
crisitem.author.dept | Departamento de Derecho Público | - |
crisitem.author.fullName | Reyes Quintana, Victorio Jesús | - |
Colección: | Artículos |
Citas SCOPUSTM
1
actualizado el 24-nov-2024
Citas de WEB OF SCIENCETM
Citations
2
actualizado el 24-nov-2024
Visitas
48
actualizado el 30-dic-2023
Descargas
37
actualizado el 30-dic-2023
Google ScholarTM
Verifica
Altmetric
Comparte
Exporta metadatos
Los elementos en ULPGC accedaCRIS están protegidos por derechos de autor con todos los derechos reservados, a menos que se indique lo contrario.