Please use this identifier to cite or link to this item: http://hdl.handle.net/10553/76874
DC FieldValueLanguage
dc.contributor.authorKruijtzer, Widoen_US
dc.contributor.authorReyes Quintana, Victorio Jesúsen_US
dc.contributor.authorGehrke, Winfrieden_US
dc.date.accessioned2020-12-21T08:59:01Z-
dc.date.available2020-12-21T08:59:01Z-
dc.date.issued2005en_US
dc.identifier.issn0929-5585en_US
dc.identifier.otherWoS-
dc.identifier.urihttp://hdl.handle.net/10553/76874-
dc.description.abstractIn this paper the development of a smart imaging core following a SystemC-based design flow is presented. The smart imaging core integrates an ARM processor and two specific hardware blocks for image processing: a smart imaging coprocessor and a motion estimation coprocessor. A SystemC-based design flow is applied, comprising the design, synthesis and verification and synthesis of the two coprocessors, as well as the development and integration of the embedded software on the smart imaging core. The two coprocessors are successfully modeled and refined from C/C++-based algorithmic descriptions down to architecture reference models using SystemC and TLM concepts. For the RTL implementation of the coprocessor hardware high-level synthesis tools are used. The applied SystemC-based design flow enabled the iterative refinement of the architecture towards an optimal RTL implementation. Furthermore, the use of SystemC TLM supports the integration of fast functional models of the coprocessors on a virtual prototype platform of the target architecture. This virtual prototype is beneficially used during the embedded software development phase.en_US
dc.languageengen_US
dc.relation.ispartofDesign Automation for Embedded Systemsen_US
dc.sourceDesign Automation for Embedded Systems [ISSN 0929-5585], v. 10 (2-3), p. 127-155, (2005)en_US
dc.subject3304 Tecnología de los ordenadoresen_US
dc.subject.otherSystem Level Designen_US
dc.subject.otherSystemCen_US
dc.subject.otherHigh-Level Synthesisen_US
dc.subject.otherSystem Simulationen_US
dc.subject.otherImage Processingen_US
dc.titleDesign, synthesis and verification of a smart imaging core using SystemCen_US
dc.typeinfo:eu-repo/semantics/Articleen_US
dc.typeArticleen_US
dc.identifier.doi10.1007/s10617-006-0069-7en_US
dc.identifier.scopus33748991709-
dc.identifier.isi000240719900004-
dc.contributor.authorscopusid56031620800-
dc.contributor.authorscopusid7004422872-
dc.contributor.authorscopusid6601947921-
dc.description.lastpage155en_US
dc.identifier.issue2-3-
dc.description.firstpage127en_US
dc.relation.volume10en_US
dc.investigacionIngeniería y Arquitecturaen_US
dc.type2Artículoen_US
dc.contributor.daisngid3271269-
dc.contributor.daisngid1215785-
dc.contributor.daisngid1644798-
dc.description.numberofpages29en_US
dc.utils.revisionen_US
dc.contributor.wosstandardWOS:Kruijtzer, W-
dc.contributor.wosstandardWOS:Reyes, V-
dc.contributor.wosstandardWOS:Gehrke, W-
dc.date.coverdateSeptiembre 2005en_US
dc.identifier.ulpgcen_US
dc.description.jcr0,207
dc.description.jcrqQ4
dc.description.scieSCIE
item.grantfulltextopen-
item.fulltextCon texto completo-
crisitem.author.deptDepartamento de Derecho Público-
crisitem.author.fullNameReyes Quintana, Victorio Jesús-
Appears in Collections:Artículos
Thumbnail
pdf
Adobe PDF (1,08 MB)
Show simple item record

Google ScholarTM

Check

Altmetric


Share



Export metadata



Items in accedaCRIS are protected by copyright, with all rights reserved, unless otherwise indicated.