Please use this identifier to cite or link to this item:
http://hdl.handle.net/10553/74656
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Benítez, Domingo | en_US |
dc.contributor.author | Moure, Juan C. | en_US |
dc.contributor.author | Rexachs, Dolores I. | en_US |
dc.contributor.author | Luque, Emilio | en_US |
dc.date.accessioned | 2020-10-05T18:31:11Z | - |
dc.date.available | 2020-10-05T18:31:11Z | - |
dc.date.issued | 2008 | en_US |
dc.identifier.isbn | 978-3-540-78472-2 | en_US |
dc.identifier.issn | 0302-9743 | en_US |
dc.identifier.other | WoS | - |
dc.identifier.uri | http://hdl.handle.net/10553/74656 | - |
dc.description.abstract | An open question in chip multiprocessors is how to organize large on-chip cache resources. Its answer must consider hit/miss latencies, energy consumption, and power dissipation. To handle this diversity of metrics, we propose the Amorphous Cache, an adaptive heterogeneous architecture for large cache memories that provides new ways of configurability. The Amorphous Cache adapts to fit the code and data by using partial array shutdowns during run-time. Its cache configuration can be resized and the set associativity changed. Four reconfiguration modes can be used, which prioritize either IPC, processor power dissipation, energy consumption of processor and DIMM memory module, or processor power(2) x delay product. They have been evaluated in CMPs that use private L2 caches and execute independent tasks. When one of the cores of a CMP with 4-MB L2 shared-cache is used as baseline, the maximum average improvements in IPC, power dissipation, energy consumption, and power(2) x delay achieved by a single core with 2-MB private L2 Amorphous Cache are 14.2%, 44.3%, 18.1%, and 29.4% respectively. | en_US |
dc.language | eng | en_US |
dc.publisher | Springer | en_US |
dc.relation.ispartof | Lecture Notes in Computer Science | en_US |
dc.source | Bougé L. et al. (eds) Euro-Par 2007 Workshops: Parallel Processing. Euro-Par 2007. Lecture Notes in Computer Science, [ISSN 0302-9743],v. 4854, p. 28-37, (2008). Springer, Berlin, Heidelberg. | en_US |
dc.subject | 330406 Arquitectura de ordenadores | en_US |
dc.title | Adaptive L2 cache for chip multiprocessors | en_US |
dc.type | info:eu-repo/semantics/conferenceObject | en_US |
dc.type | ConferenceObject | en_US |
dc.relation.conference | 13th International Euro-Par Conference on Parallel Processing | en_US |
dc.identifier.doi | 10.1007/978-3-540-78474-6_6 | en_US |
dc.identifier.scopus | 41549088752 | - |
dc.identifier.isi | 000253962000006 | - |
dc.contributor.authorscopusid | 7003286582 | - |
dc.contributor.authorscopusid | 57188672353 | - |
dc.contributor.authorscopusid | 6506076654 | - |
dc.contributor.authorscopusid | 7005407181 | - |
dc.identifier.eissn | 1611-3349 | - |
dc.description.lastpage | 37 | en_US |
dc.description.firstpage | 28 | en_US |
dc.relation.volume | 4854 | en_US |
dc.investigacion | Ingeniería y Arquitectura | en_US |
dc.type2 | Actas de congresos | en_US |
dc.contributor.daisngid | 4870907 | - |
dc.contributor.daisngid | 1409473 | - |
dc.contributor.daisngid | 541089 | - |
dc.contributor.daisngid | 64985 | - |
dc.description.numberofpages | 2 | en_US |
dc.identifier.eisbn | 978-3-540-78474-6 | - |
dc.utils.revision | Sí | en_US |
dc.contributor.wosstandard | WOS:Benitez, D | - |
dc.contributor.wosstandard | WOS:Moure, JC | - |
dc.contributor.wosstandard | WOS:Rexachs, DI | - |
dc.contributor.wosstandard | WOS:Luque, E | - |
dc.date.coverdate | Abril 2008 | en_US |
dc.identifier.conferenceid | events120608 | - |
dc.identifier.ulpgc | Sí | es |
item.grantfulltext | none | - |
item.fulltext | Sin texto completo | - |
crisitem.event.eventsstartdate | 28-08-2007 | - |
crisitem.event.eventsenddate | 31-08-2007 | - |
crisitem.author.dept | GIR SIANI: Modelización y Simulación Computacional | - |
crisitem.author.dept | IU Sistemas Inteligentes y Aplicaciones Numéricas | - |
crisitem.author.dept | Departamento de Informática y Sistemas | - |
crisitem.author.orcid | 0000-0003-2952-2972 | - |
crisitem.author.parentorg | IU Sistemas Inteligentes y Aplicaciones Numéricas | - |
crisitem.author.fullName | Benítez Díaz, Domingo Juan | - |
Appears in Collections: | Actas de congresos |
SCOPUSTM
Citations
1
checked on Dec 22, 2024
WEB OF SCIENCETM
Citations
1
checked on Feb 25, 2024
Page view(s)
124
checked on Jul 7, 2024
Google ScholarTM
Check
Altmetric
Share
Export metadata
Items in accedaCRIS are protected by copyright, with all rights reserved, unless otherwise indicated.