Please use this identifier to cite or link to this item: http://hdl.handle.net/10553/72789
Title: A quantitative understanding of the performance of reconfigurable coprocessors
Authors: Benítez, Domingo 
UNESCO Clasification: 330406 Arquitectura de ordenadores
Keywords: Architecture
Issue Date: 2002
Journal: Lecture Notes in Computer Science 
Conference: 12th International Conference on Field-Programmable Logic and Applications 
Abstract: The goal of this work is to explore the architectural behavior of FPGA-based coprocessors that are part of general-purpose computer systems. Our analysis shows maximum performance improvements of up to two orders of magnitude in comparison with current high-performance processors. However, the performance benefits exhibited by reconfigurable coprocessors may be deeply influenced by some design parameters. We have studied the impact of hardware capacity, reconfiguration time, memory organization, and system bus bandwidth on the performance achieved by FPGA-based coprocessors. Our results suggest that an unappropriated bandwidth both for the reconfigurable data-path and host bus can degrade enormously the performance improvement. Since the variation of bus bandwidths encountered in contemporary computer systems is substantial, we found that reconfigurable coprocessors are more efficient when placed as close to the processor as possible without being part of its data-path.
URI: http://hdl.handle.net/10553/72789
ISBN: 3-540-44108-5
ISSN: 0302-9743
DOI: 10.1007/3-540-46117-5_100
Source: Glesner M., Zipf P., Renovell M. (eds) Field-Programmable Logic and Applications: Reconfigurable Computing Is Going Mainstream. FPL 2002. Lecture Notes in Computer Science, [ISSN 0302-9743], v. 2438, p. 976-986. Springer, Berlin, Heidelberg. (2002)
Appears in Collections:Actas de congresos
Show full item record

Google ScholarTM

Check

Altmetric


Share



Export metadata



Items in accedaCRIS are protected by copyright, with all rights reserved, unless otherwise indicated.