Identificador persistente para citar o vincular este elemento: http://hdl.handle.net/10553/72789
Campo DC Valoridioma
dc.contributor.authorBenítez, Domingoen_US
dc.date.accessioned2020-05-27T13:45:02Z-
dc.date.available2020-05-27T13:45:02Z-
dc.date.issued2002en_US
dc.identifier.isbn3-540-44108-5en_US
dc.identifier.issn0302-9743en_US
dc.identifier.otherWoS-
dc.identifier.urihttp://hdl.handle.net/10553/72789-
dc.description.abstractThe goal of this work is to explore the architectural behavior of FPGA-based coprocessors that are part of general-purpose computer systems. Our analysis shows maximum performance improvements of up to two orders of magnitude in comparison with current high-performance processors. However, the performance benefits exhibited by reconfigurable coprocessors may be deeply influenced by some design parameters. We have studied the impact of hardware capacity, reconfiguration time, memory organization, and system bus bandwidth on the performance achieved by FPGA-based coprocessors. Our results suggest that an unappropriated bandwidth both for the reconfigurable data-path and host bus can degrade enormously the performance improvement. Since the variation of bus bandwidths encountered in contemporary computer systems is substantial, we found that reconfigurable coprocessors are more efficient when placed as close to the processor as possible without being part of its data-path.en_US
dc.languageengen_US
dc.relation.ispartofLecture Notes in Computer Scienceen_US
dc.sourceGlesner M., Zipf P., Renovell M. (eds) Field-Programmable Logic and Applications: Reconfigurable Computing Is Going Mainstream. FPL 2002. Lecture Notes in Computer Science, [ISSN 0302-9743], v. 2438, p. 976-986. Springer, Berlin, Heidelberg. (2002)en_US
dc.subject330406 Arquitectura de ordenadoresen_US
dc.subject.otherArchitectureen_US
dc.titleA quantitative understanding of the performance of reconfigurable coprocessorsen_US
dc.typeinfo:eu-repo/semantics/conferenceObjecten_US
dc.typeConferenceObjecten_US
dc.relation.conference12th International Conference on Field-Programmable Logic and Applicationsen_US
dc.identifier.doi10.1007/3-540-46117-5_100en_US
dc.identifier.scopus79955143344-
dc.identifier.isi000178978700100-
dc.contributor.authorscopusid7003286582-
dc.description.lastpage986en_US
dc.description.firstpage976en_US
dc.relation.volume2438en_US
dc.investigacionIngeniería y Arquitecturaen_US
dc.type2Actas de congresosen_US
dc.contributor.daisngid4870907-
dc.description.numberofpages11en_US
dc.identifier.eisbn978-3-540-46117-3-
dc.utils.revisionen_US
dc.contributor.wosstandardWOS:Benitez, D-
dc.date.coverdateDiciembre 2002en_US
dc.identifier.conferenceidevents120331-
dc.identifier.ulpgces
dc.description.jcr0,515
dc.description.jcrqQ3
dc.description.ggs3
item.grantfulltextnone-
item.fulltextSin texto completo-
crisitem.event.eventsstartdate02-09-2002-
crisitem.event.eventsenddate04-09-2002-
crisitem.author.deptGIR SIANI: Modelización y Simulación Computacional-
crisitem.author.deptIU Sistemas Inteligentes y Aplicaciones Numéricas-
crisitem.author.deptDepartamento de Informática y Sistemas-
crisitem.author.orcid0000-0003-2952-2972-
crisitem.author.parentorgIU Sistemas Inteligentes y Aplicaciones Numéricas-
crisitem.author.fullNameBenítez Díaz, Domingo Juan-
Colección:Actas de congresos
Vista resumida

Google ScholarTM

Verifica

Altmetric


Comparte



Exporta metadatos



Los elementos en ULPGC accedaCRIS están protegidos por derechos de autor con todos los derechos reservados, a menos que se indique lo contrario.