Identificador persistente para citar o vincular este elemento:
http://hdl.handle.net/10553/72789
Campo DC | Valor | idioma |
---|---|---|
dc.contributor.author | Benítez, Domingo | en_US |
dc.date.accessioned | 2020-05-27T13:45:02Z | - |
dc.date.available | 2020-05-27T13:45:02Z | - |
dc.date.issued | 2002 | en_US |
dc.identifier.isbn | 3-540-44108-5 | en_US |
dc.identifier.issn | 0302-9743 | en_US |
dc.identifier.other | WoS | - |
dc.identifier.uri | http://hdl.handle.net/10553/72789 | - |
dc.description.abstract | The goal of this work is to explore the architectural behavior of FPGA-based coprocessors that are part of general-purpose computer systems. Our analysis shows maximum performance improvements of up to two orders of magnitude in comparison with current high-performance processors. However, the performance benefits exhibited by reconfigurable coprocessors may be deeply influenced by some design parameters. We have studied the impact of hardware capacity, reconfiguration time, memory organization, and system bus bandwidth on the performance achieved by FPGA-based coprocessors. Our results suggest that an unappropriated bandwidth both for the reconfigurable data-path and host bus can degrade enormously the performance improvement. Since the variation of bus bandwidths encountered in contemporary computer systems is substantial, we found that reconfigurable coprocessors are more efficient when placed as close to the processor as possible without being part of its data-path. | en_US |
dc.language | eng | en_US |
dc.relation.ispartof | Lecture Notes in Computer Science | en_US |
dc.source | Glesner M., Zipf P., Renovell M. (eds) Field-Programmable Logic and Applications: Reconfigurable Computing Is Going Mainstream. FPL 2002. Lecture Notes in Computer Science, [ISSN 0302-9743], v. 2438, p. 976-986. Springer, Berlin, Heidelberg. (2002) | en_US |
dc.subject | 330406 Arquitectura de ordenadores | en_US |
dc.subject.other | Architecture | en_US |
dc.title | A quantitative understanding of the performance of reconfigurable coprocessors | en_US |
dc.type | info:eu-repo/semantics/conferenceObject | en_US |
dc.type | ConferenceObject | en_US |
dc.relation.conference | 12th International Conference on Field-Programmable Logic and Applications | en_US |
dc.identifier.doi | 10.1007/3-540-46117-5_100 | en_US |
dc.identifier.scopus | 79955143344 | - |
dc.identifier.isi | 000178978700100 | - |
dc.contributor.authorscopusid | 7003286582 | - |
dc.description.lastpage | 986 | en_US |
dc.description.firstpage | 976 | en_US |
dc.relation.volume | 2438 | en_US |
dc.investigacion | Ingeniería y Arquitectura | en_US |
dc.type2 | Actas de congresos | en_US |
dc.contributor.daisngid | 4870907 | - |
dc.description.numberofpages | 11 | en_US |
dc.identifier.eisbn | 978-3-540-46117-3 | - |
dc.utils.revision | Sí | en_US |
dc.contributor.wosstandard | WOS:Benitez, D | - |
dc.date.coverdate | Diciembre 2002 | en_US |
dc.identifier.conferenceid | events120331 | - |
dc.identifier.ulpgc | Sí | es |
dc.description.jcr | 0,515 | |
dc.description.jcrq | Q3 | |
dc.description.ggs | 3 | |
item.fulltext | Sin texto completo | - |
item.grantfulltext | none | - |
crisitem.event.eventsstartdate | 02-09-2002 | - |
crisitem.event.eventsenddate | 04-09-2002 | - |
crisitem.author.dept | GIR SIANI: Modelización y Simulación Computacional | - |
crisitem.author.dept | IU Sistemas Inteligentes y Aplicaciones Numéricas | - |
crisitem.author.dept | Departamento de Informática y Sistemas | - |
crisitem.author.orcid | 0000-0003-2952-2972 | - |
crisitem.author.parentorg | IU Sistemas Inteligentes y Aplicaciones Numéricas | - |
crisitem.author.fullName | Benítez Díaz, Domingo Juan | - |
Colección: | Actas de congresos |
Visitas
97
actualizado el 09-dic-2023
Google ScholarTM
Verifica
Altmetric
Comparte
Exporta metadatos
Los elementos en ULPGC accedaCRIS están protegidos por derechos de autor con todos los derechos reservados, a menos que se indique lo contrario.