Identificador persistente para citar o vincular este elemento: http://hdl.handle.net/10553/72666
Título: Performance and power evaluation of an intelligently adaptive data cache
Autores/as: Benítez, Domingo 
Moure, JC
Rexachs, DI
Luque, E
Clasificación UNESCO: 330406 Arquitectura de ordenadores
Fecha de publicación: 2005
Publicación seriada: Lecture Notes in Computer Science 
Conferencia: 12th International Conference on High Performance Computing (HiPC 2005) 
Resumen: We describe the analysis of an on-line pattern-recognition algorithm to dynamically control the configuration of the L1 data cache of a high-performance processor. The microarchitecture achieves higher performance and energy saving due to the accommodation of operating frequency, capacity, set-associativity, line size, hit latency, energy per access, and chip area to program workload and ILP. We show that for the operating frequency 4.5 GHz, the execution time is always reduced with an average measure of 12.1% when compared to a non-adaptive high-performance processor. Additionally, the energy saving is 2.7% on average, and t1 he product time-energy is reduced on average by 14.9%. We also consider a profile-based reconfiguration of data cache, which allows picking different cache configurations but only one can be chosen for each program. Experimental results indicate that this approach yields a high percentage of the performance improvement and energy saving achieved by the on-line algorithm.
URI: http://hdl.handle.net/10553/72666
ISBN: 978-3-540-30936-9
ISSN: 0302-9743
DOI: 10.1007/11602569_39
Fuente: Bader D.A., Parashar M., Sridhar V., Prasanna V.K. (eds) High Performance Computing – HiPC 2005. Lecture Notes in Computer Science, vol 3769, p. 363-375. Springer, Berlin, Heidelberg, (2005)
Colección:Actas de congresos
Vista completa

Google ScholarTM

Verifica

Altmetric


Comparte



Exporta metadatos



Los elementos en ULPGC accedaCRIS están protegidos por derechos de autor con todos los derechos reservados, a menos que se indique lo contrario.