Please use this identifier to cite or link to this item: http://hdl.handle.net/10553/72666
DC FieldValueLanguage
dc.contributor.authorBenítez, Domingoen_US
dc.contributor.authorMoure, JCen_US
dc.contributor.authorRexachs, DIen_US
dc.contributor.authorLuque, Een_US
dc.date.accessioned2020-05-20T13:28:57Z-
dc.date.available2020-05-20T13:28:57Z-
dc.date.issued2005en_US
dc.identifier.isbn978-3-540-30936-9en_US
dc.identifier.issn0302-9743en_US
dc.identifier.otherWoS-
dc.identifier.urihttp://hdl.handle.net/10553/72666-
dc.description.abstractWe describe the analysis of an on-line pattern-recognition algorithm to dynamically control the configuration of the L1 data cache of a high-performance processor. The microarchitecture achieves higher performance and energy saving due to the accommodation of operating frequency, capacity, set-associativity, line size, hit latency, energy per access, and chip area to program workload and ILP. We show that for the operating frequency 4.5 GHz, the execution time is always reduced with an average measure of 12.1% when compared to a non-adaptive high-performance processor. Additionally, the energy saving is 2.7% on average, and t1 he product time-energy is reduced on average by 14.9%. We also consider a profile-based reconfiguration of data cache, which allows picking different cache configurations but only one can be chosen for each program. Experimental results indicate that this approach yields a high percentage of the performance improvement and energy saving achieved by the on-line algorithm.en_US
dc.languageengen_US
dc.relation.ispartofLecture Notes in Computer Scienceen_US
dc.sourceBader D.A., Parashar M., Sridhar V., Prasanna V.K. (eds) High Performance Computing – HiPC 2005. Lecture Notes in Computer Science, vol 3769, p. 363-375. Springer, Berlin, Heidelberg, (2005)en_US
dc.subject330406 Arquitectura de ordenadoresen_US
dc.titlePerformance and power evaluation of an intelligently adaptive data cacheen_US
dc.typeinfo:eu-repo/semantics/conferenceObjecten_US
dc.typeConferenceObjecten_US
dc.relation.conference12th International Conference on High Performance Computing (HiPC 2005)en_US
dc.identifier.doi10.1007/11602569_39en_US
dc.identifier.scopus33646749392-
dc.identifier.isi000235801700039-
dc.contributor.authorscopusid7003286582-
dc.contributor.authorscopusid57188672353-
dc.contributor.authorscopusid6506076654-
dc.contributor.authorscopusid7005407181-
dc.description.lastpage375en_US
dc.description.firstpage363en_US
dc.relation.volume3769en_US
dc.investigacionIngeniería y Arquitecturaen_US
dc.type2Actas de congresosen_US
dc.contributor.daisngid4870907-
dc.contributor.daisngid1409473-
dc.contributor.daisngid541089-
dc.contributor.daisngid64985-
dc.description.numberofpages13en_US
dc.identifier.eisbn978-3-540-32427-0-
dc.utils.revisionen_US
dc.contributor.wosstandardWOS:Benitez, D-
dc.contributor.wosstandardWOS:Moure, JC-
dc.contributor.wosstandardWOS:Rexachs, DI-
dc.contributor.wosstandardWOS:Luque, E-
dc.date.coverdateDiciembre 2005en_US
dc.identifier.conferenceidevents120488-
dc.identifier.ulpgces
dc.description.jcr0,402
dc.description.jcrqQ4
dc.description.ggs3
item.grantfulltextnone-
item.fulltextSin texto completo-
crisitem.author.deptGIR SIANI: Modelización y Simulación Computacional-
crisitem.author.deptIU Sistemas Inteligentes y Aplicaciones Numéricas-
crisitem.author.deptDepartamento de Informática y Sistemas-
crisitem.author.orcid0000-0003-2952-2972-
crisitem.author.parentorgIU Sistemas Inteligentes y Aplicaciones Numéricas-
crisitem.author.fullNameBenítez Díaz, Domingo Juan-
crisitem.event.eventsstartdate18-12-2005-
crisitem.event.eventsenddate21-12-2005-
Appears in Collections:Actas de congresos
Show simple item record

SCOPUSTM   
Citations

2
checked on Nov 24, 2024

Page view(s)

126
checked on Nov 30, 2024

Google ScholarTM

Check

Altmetric


Share



Export metadata



Items in accedaCRIS are protected by copyright, with all rights reserved, unless otherwise indicated.