Please use this identifier to cite or link to this item:
http://hdl.handle.net/10553/52222
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Celinski, Peter | |
dc.contributor.author | Cotofana, Sorin D. | |
dc.contributor.author | López, José F. | |
dc.contributor.author | Al-Sarawi, Said | |
dc.contributor.author | Abbott, Derek | |
dc.date.accessioned | 2018-11-25T18:28:19Z | - |
dc.date.available | 2018-11-25T18:28:19Z | - |
dc.date.issued | 2003 | |
dc.identifier.issn | 0277-786X | |
dc.identifier.uri | http://hdl.handle.net/10553/52222 | - |
dc.description.abstract | In recent years, there has been renewed interest in Threshold Logic (TL), mainly as a result of the development of a number of successful implementations of TL gates in CMOS. This paper presents a summary of the recent developments in TL circuit design. High-performance TL gate circuit implementations are compared, and a number of their applications in computer arithmetic operations are reviewed. It is shown that the application of TL in computer arithmetic circuit design can yield designs with significantly reduced transistor count and area while at the same time reducing circuit delay and power dissipation when compared to conventional CMOS logic. | |
dc.publisher | 0277-786X | |
dc.relation.ispartof | Proceedings of SPIE - The International Society for Optical Engineering | |
dc.source | Proceedings of SPIE - The International Society for Optical Engineering[ISSN 0277-786X],v. 5117, p. 53-64 | |
dc.title | State-of-the-art in CMOS threshold-logic VLSI gate implementations and applications | |
dc.type | info:eu-repo/semantics/conferenceObject | es |
dc.type | ConferenceObject | es |
dc.relation.conference | VLSI Circuits and Systems | |
dc.identifier.doi | 10.1117/12.497792 | |
dc.identifier.scopus | 0043284020 | |
dc.contributor.authorscopusid | 6701421283 | |
dc.contributor.authorscopusid | 7003337353 | |
dc.contributor.authorscopusid | 7404444793 | |
dc.contributor.authorscopusid | 7004170747 | |
dc.contributor.authorscopusid | 56053895400 | |
dc.description.lastpage | 64 | |
dc.description.firstpage | 53 | |
dc.relation.volume | 5117 | |
dc.type2 | Actas de congresos | es |
dc.date.coverdate | Septiembre 2003 | |
dc.identifier.conferenceid | events120355 | |
dc.identifier.ulpgc | Sí | es |
item.grantfulltext | none | - |
item.fulltext | Sin texto completo | - |
crisitem.event.eventsstartdate | 19-05-2003 | - |
crisitem.event.eventsenddate | 21-05-2003 | - |
crisitem.author.dept | GIR IUMA: Diseño de Sistemas Electrónicos Integrados para el procesamiento de datos | - |
crisitem.author.dept | IU de Microelectrónica Aplicada | - |
crisitem.author.dept | Departamento de Ingeniería Electrónica y Automática | - |
crisitem.author.orcid | 0000-0002-6304-2801 | - |
crisitem.author.parentorg | IU de Microelectrónica Aplicada | - |
crisitem.author.fullName | López Feliciano, José Francisco | - |
Appears in Collections: | Actas de congresos |
SCOPUSTM
Citations
8
checked on Mar 30, 2025
WEB OF SCIENCETM
Citations
7
checked on Mar 30, 2025
Page view(s)
64
checked on Aug 17, 2024
Google ScholarTM
Check
Altmetric
Share
Export metadata
Items in accedaCRIS are protected by copyright, with all rights reserved, unless otherwise indicated.