Please use this identifier to cite or link to this item: http://hdl.handle.net/10553/52222
DC FieldValueLanguage
dc.contributor.authorCelinski, Peter
dc.contributor.authorCotofana, Sorin D.
dc.contributor.authorLópez, José F.
dc.contributor.authorAl-Sarawi, Said
dc.contributor.authorAbbott, Derek
dc.date.accessioned2018-11-25T18:28:19Z-
dc.date.available2018-11-25T18:28:19Z-
dc.date.issued2003
dc.identifier.issn0277-786X
dc.identifier.urihttp://hdl.handle.net/10553/52222-
dc.description.abstractIn recent years, there has been renewed interest in Threshold Logic (TL), mainly as a result of the development of a number of successful implementations of TL gates in CMOS. This paper presents a summary of the recent developments in TL circuit design. High-performance TL gate circuit implementations are compared, and a number of their applications in computer arithmetic operations are reviewed. It is shown that the application of TL in computer arithmetic circuit design can yield designs with significantly reduced transistor count and area while at the same time reducing circuit delay and power dissipation when compared to conventional CMOS logic.
dc.publisher0277-786X
dc.relation.ispartofProceedings of SPIE - The International Society for Optical Engineering
dc.sourceProceedings of SPIE - The International Society for Optical Engineering[ISSN 0277-786X],v. 5117, p. 53-64
dc.titleState-of-the-art in CMOS threshold-logic VLSI gate implementations and applications
dc.typeinfo:eu-repo/semantics/conferenceObjectes
dc.typeConferenceObjectes
dc.relation.conferenceVLSI Circuits and Systems
dc.identifier.doi10.1117/12.497792
dc.identifier.scopus0043284020
dc.contributor.authorscopusid6701421283
dc.contributor.authorscopusid7003337353
dc.contributor.authorscopusid7404444793
dc.contributor.authorscopusid7004170747
dc.contributor.authorscopusid56053895400
dc.description.lastpage64
dc.description.firstpage53
dc.relation.volume5117
dc.type2Actas de congresoses
dc.date.coverdateSeptiembre 2003
dc.identifier.conferenceidevents120355
dc.identifier.ulpgces
item.grantfulltextnone-
item.fulltextSin texto completo-
crisitem.event.eventsstartdate19-05-2003-
crisitem.event.eventsenddate21-05-2003-
crisitem.author.deptGIR IUMA: Diseño de Sistemas Electrónicos Integrados para el procesamiento de datos-
crisitem.author.deptIU de Microelectrónica Aplicada-
crisitem.author.deptDepartamento de Ingeniería Electrónica y Automática-
crisitem.author.orcid0000-0002-6304-2801-
crisitem.author.parentorgIU de Microelectrónica Aplicada-
crisitem.author.fullNameLópez Feliciano, José Francisco-
Appears in Collections:Actas de congresos
Show simple item record

SCOPUSTM   
Citations

8
checked on Mar 30, 2025

WEB OF SCIENCETM
Citations

7
checked on Mar 30, 2025

Page view(s)

64
checked on Aug 17, 2024

Google ScholarTM

Check

Altmetric


Share



Export metadata



Items in accedaCRIS are protected by copyright, with all rights reserved, unless otherwise indicated.