Please use this identifier to cite or link to this item: http://hdl.handle.net/10553/51888
DC FieldValueLanguage
dc.contributor.authorTheelen, B. D.
dc.contributor.authorVerschueren, A. C.
dc.contributor.authorSuárez, V. V.Reyes
dc.contributor.authorStevens, M. P.J.
dc.contributor.authorNuñez, A.
dc.date.accessioned2018-11-25T05:05:43Z-
dc.date.available2018-11-25T05:05:43Z-
dc.date.issued2003
dc.identifier.issn1383-7621
dc.identifier.urihttp://hdl.handle.net/10553/51888-
dc.description.abstractNow that system-on-chip technology is emerging, single-chip multi-processors are becoming feasible. A key problem of designing such systems is the complexity of their on-chip interconnects and memory architecture. It is furthermore unclear at what level software should be integrated. An example of a single-chip multi-processor for real-time (networked) embedded systems is the multi-microprocessor (MmuP). Its architecture consists of a scalable number of identical master processors and a configurable set of shared co-processors. Additionally, an on-chip real-time operating system kernel is included to support transparent multi-tasking over the set of master processors. In this paper, we explore the main design issues of the architecture platform on which the MmuP is based. In addition, synthesis results are presented for a lightweight configuration of this architecture platform. (C) 2003 Elsevier B.V. All rights reserved.
dc.publisher1383-7621
dc.relation.ispartofJournal of Systems Architecture
dc.sourceJournal of Systems Architecture[ISSN 1383-7621],v. 49, p. 619-639
dc.subject.otherNetworks
dc.titleA scalable single-chip multi-processor architecture with on-chip RTOS kernel
dc.typeinfo:eu-repo/semantics/Articlees
dc.typeArticlees
dc.identifier.doi10.1016/S1383-7621(03)00101-2
dc.identifier.scopus0345328635
dc.identifier.isi000187162000010
dc.contributor.authorscopusid57188781027
dc.contributor.authorscopusid6701832123
dc.contributor.authorscopusid7006087172
dc.contributor.authorscopusid55435769900
dc.contributor.authorscopusid7103279517
dc.description.lastpage639
dc.description.firstpage619
dc.relation.volume49
dc.type2Artículoes
dc.contributor.daisngid336185
dc.contributor.daisngid8031628
dc.contributor.daisngid9148743
dc.contributor.daisngid2487310
dc.contributor.daisngid10359097
dc.contributor.wosstandardWOS:Theelen, BD
dc.contributor.wosstandardWOS:Verschueren, AC
dc.contributor.wosstandardWOS:Suarez, VVR
dc.contributor.wosstandardWOS:Stevens, MPJ
dc.contributor.wosstandardWOS:Nunez, A
dc.date.coverdateDiciembre 2003
dc.identifier.ulpgces
dc.description.jcr0,235
dc.description.jcrqQ4
dc.description.scieSCIE
item.grantfulltextnone-
item.fulltextSin texto completo-
crisitem.author.deptGIR IUMA: Sistemas de Información y Comunicaciones-
crisitem.author.deptIU de Microelectrónica Aplicada-
crisitem.author.deptDepartamento de Ingeniería Electrónica y Automática-
crisitem.author.orcid0000-0003-1295-1594-
crisitem.author.parentorgIU de Microelectrónica Aplicada-
crisitem.author.fullNameNúñez Ordóñez, Antonio-
Appears in Collections:Artículos
Show simple item record

Google ScholarTM

Check

Altmetric


Share



Export metadata



Items in accedaCRIS are protected by copyright, with all rights reserved, unless otherwise indicated.