Please use this identifier to cite or link to this item: http://hdl.handle.net/10553/49695
Title: Novel latch design for high-speed GaAs circuits
Authors: Eshragian, K.
Nooshabadi, S.
Montiel-Nelson, J. A. 
UNESCO Clasification: 3307 Tecnología electrónica
Keywords: Gallium arsenide
Power consumption
Latches
Issue Date: 1997
Journal: Proceedings of the Australian Microelectronics Conference
Abstract: A GaAs latch design suitable for dynamic logic families is presented. This novel concept is compared with other common GaAs logic circuits in terms of device count, area, clock rate and power consumption. The results demonstrate that the Single Phase Latch (SPL) achieves a throughput 5.7 greater than other dynamic latches while driving twice the capacitive load. It is the simplest, the fastest and consumes less power than other reported dynamic latch structures
URI: http://hdl.handle.net/10553/49695
Source: Proceedings of the Australian Microelectronics Conference, p. 51-54
Appears in Collections:Actas de congresos
Show full item record

Page view(s)

29
checked on Mar 30, 2024

Google ScholarTM

Check


Share



Export metadata



Items in accedaCRIS are protected by copyright, with all rights reserved, unless otherwise indicated.