Please use this identifier to cite or link to this item: http://hdl.handle.net/10553/49691
DC FieldValueLanguage
dc.contributor.authorSosa González, Carlos Javieren_US
dc.contributor.authorMontiel-Nelson, J. A.en_US
dc.contributor.authorNooshabadi, S.en_US
dc.date.accessioned2018-11-24T09:55:49Z-
dc.date.available2018-11-24T09:55:49Z-
dc.date.issued2001en_US
dc.identifier.isbn0780366859en_US
dc.identifier.urihttp://hdl.handle.net/10553/49691-
dc.description.abstractThe paper introduces a novel methodology to obtain the entire areapower consumption versus delay tradeoff curve for the critical path of a combinational logic circuit in a very efficient way. Compared to other proposed ways based on the optimization of the whole circuit for every point of the tradeoff curve, in this work only a subset of the Boolean network representing the circuit is optimized each time. Performance comparison and results based on the MCNC'91 set of two-level benchmark circuits are given. It is demonstrated that the proposed methodology produces tradeoff curves for large circuits of thousands of gates greatly reducing the computation complexity (measured in number of variables of an equivalent linear programming problem) by a factor up to 16 times.en_US
dc.languageengen_US
dc.relation.ispartofISCAS 2001 - 2001 IEEE International Symposium on Circuits and Systems, Conference Proceedingsen_US
dc.sourceISCAS 2001 - 2001 IEEE International Symposium on Circuits and Systems, Conference Proceedings,v. 5 (922101), p. 527-530en_US
dc.subject3307 Tecnología electrónicaen_US
dc.subject.otherEnergy consumptionen_US
dc.subject.otherDelay effectsen_US
dc.subject.otherOptimization methodsen_US
dc.subject.otherLinear programmingen_US
dc.subject.otherMicroelectronicsen_US
dc.subject.otherTelecommunication computingen_US
dc.subject.otherAustraliaen_US
dc.titleEfficient computation of the areapower consumption versus delay tradeoff curve for circuit critical path optimizationen_US
dc.typeinfo:eu-repo/semantics/conferenceObjecten_US
dc.typeConferenceObjecten_US
dc.relation.conference2001 IEEE International Symposium on Circuits and Systems, ISCAS 2001en_US
dc.identifier.scopus0035006320-
dc.contributor.authorscopusid56231679300-
dc.contributor.authorscopusid6603626866-
dc.contributor.authorscopusid6602486254-
dc.description.lastpage530en_US
dc.identifier.issue922101-
dc.description.firstpage527en_US
dc.relation.volume5en_US
dc.investigacionIngeniería y Arquitecturaen_US
dc.type2Actas de congresosen_US
dc.utils.revisionen_US
dc.date.coverdateEnero 2001en_US
dc.identifier.conferenceidevents121259-
dc.identifier.ulpgces
item.grantfulltextnone-
item.fulltextSin texto completo-
crisitem.author.deptGIR IUMA: Instrumentación avanzada-
crisitem.author.deptIU de Microelectrónica Aplicada-
crisitem.author.deptDepartamento de Ingeniería Electrónica y Automática-
crisitem.author.deptGIR IUMA: Instrumentación avanzada-
crisitem.author.deptIU de Microelectrónica Aplicada-
crisitem.author.deptDepartamento de Ingeniería Electrónica y Automática-
crisitem.author.orcid0000-0003-1838-3073-
crisitem.author.orcid0000-0003-4323-8097-
crisitem.author.parentorgIU de Microelectrónica Aplicada-
crisitem.author.parentorgIU de Microelectrónica Aplicada-
crisitem.author.fullNameSosa González, Carlos Javier-
crisitem.author.fullNameMontiel Nelson, Juan Antonio-
crisitem.event.eventsstartdate06-05-2001-
crisitem.event.eventsenddate09-05-2001-
Appears in Collections:Actas de congresos
Show simple item record

SCOPUSTM   
Citations

4
checked on Nov 24, 2024

Page view(s)

60
checked on Jun 22, 2024

Google ScholarTM

Check

Altmetric


Share



Export metadata



Items in accedaCRIS are protected by copyright, with all rights reserved, unless otherwise indicated.