Identificador persistente para citar o vincular este elemento: http://hdl.handle.net/10553/49691
Título: Efficient computation of the areapower consumption versus delay tradeoff curve for circuit critical path optimization
Autores/as: Sosa González, Carlos Javier 
Montiel-Nelson, J. A. 
Nooshabadi, S.
Clasificación UNESCO: 3307 Tecnología electrónica
Palabras clave: Energy consumption
Delay effects
Optimization methods
Linear programming
Microelectronics, et al.
Fecha de publicación: 2001
Publicación seriada: ISCAS 2001 - 2001 IEEE International Symposium on Circuits and Systems, Conference Proceedings
Conferencia: 2001 IEEE International Symposium on Circuits and Systems, ISCAS 2001 
Resumen: The paper introduces a novel methodology to obtain the entire areapower consumption versus delay tradeoff curve for the critical path of a combinational logic circuit in a very efficient way. Compared to other proposed ways based on the optimization of the whole circuit for every point of the tradeoff curve, in this work only a subset of the Boolean network representing the circuit is optimized each time. Performance comparison and results based on the MCNC'91 set of two-level benchmark circuits are given. It is demonstrated that the proposed methodology produces tradeoff curves for large circuits of thousands of gates greatly reducing the computation complexity (measured in number of variables of an equivalent linear programming problem) by a factor up to 16 times.
URI: http://hdl.handle.net/10553/49691
ISBN: 0780366859
Fuente: ISCAS 2001 - 2001 IEEE International Symposium on Circuits and Systems, Conference Proceedings,v. 5 (922101), p. 527-530
Colección:Actas de congresos
Vista completa

Citas SCOPUSTM   

4
actualizado el 24-nov-2024

Visitas

60
actualizado el 22-jun-2024

Google ScholarTM

Verifica

Altmetric


Comparte



Exporta metadatos



Los elementos en ULPGC accedaCRIS están protegidos por derechos de autor con todos los derechos reservados, a menos que se indique lo contrario.