Please use this identifier to cite or link to this item: http://hdl.handle.net/10553/49651
DC FieldValueLanguage
dc.contributor.authorSosa González, Carlos Javieren_US
dc.contributor.authorMontiel-Nelson, Juan A.en_US
dc.contributor.authorNooshabadi, Saeiden_US
dc.date.accessioned2018-11-24T09:37:53Z-
dc.date.available2018-11-24T09:37:53Z-
dc.date.issued2009en_US
dc.identifier.isbn9781424445219en_US
dc.identifier.urihttp://hdl.handle.net/10553/49651-
dc.description.abstractThis paper presents a novel methodology to obtain the entire power versus delay tradeoff curve for the critical paths of a combinational logic circuit in a very efficient way using genetic algorithm (GA). In order to evaluate the proposed GA method a wide set of two-level and multi-level networks from the MCNC'91 benchmark suite was processed. The proposed optimization using the GA methodology is several times better than linear programming (LP) technique in terms of CPU time. On the other hand the minimum power dissipation obtained by GA and LP methods are very close to each other to within 0.3%.en_US
dc.languageengen_US
dc.relation.ispartof2009 9th International Symposium on Communications and Information Technology, ISCIT 2009en_US
dc.source2009 9th International Symposium on Communications and Information Technology, ISCIT 2009 (5341062), p. 1344-1347en_US
dc.subject3307 Tecnología electrónicaen_US
dc.subject.otherDelayen_US
dc.subject.otherGenetic algorithmsen_US
dc.subject.otherEnergy consumptionen_US
dc.subject.otherOptimization methodsen_US
dc.subject.otherCMOS technologyen_US
dc.subject.otherVery large scale integrationen_US
dc.subject.otherLinear programmingen_US
dc.titlePower delay tradeoff using the genetic algorithmen_US
dc.typeinfo:eu-repo/semantics/conferenceObjecten_US
dc.typeConferenceObjecten_US
dc.relation.conference2009 9th International Symposium on Communications and Information Technology, ISCIT 2009en_US
dc.identifier.doi10.1109/ISCIT.2009.5341062en_US
dc.identifier.scopus74549119511-
dc.contributor.authorscopusid7006310063-
dc.contributor.authorscopusid6603626866-
dc.contributor.authorscopusid6602486254-
dc.description.lastpage1347en_US
dc.identifier.issue5341062-
dc.description.firstpage1344en_US
dc.investigacionIngeniería y Arquitecturaen_US
dc.type2Actas de congresosen_US
dc.utils.revisionen_US
dc.date.coverdateDiciembre 2009en_US
dc.identifier.conferenceidevents121373-
dc.identifier.ulpgcen_US
item.grantfulltextopen-
item.fulltextCon texto completo-
crisitem.event.eventsstartdate28-09-2009-
crisitem.event.eventsenddate30-09-2009-
crisitem.author.deptGIR IUMA: Instrumentación avanzada-
crisitem.author.deptIU de Microelectrónica Aplicada-
crisitem.author.deptDepartamento de Ingeniería Electrónica y Automática-
crisitem.author.deptGIR IUMA: Instrumentación avanzada-
crisitem.author.deptIU de Microelectrónica Aplicada-
crisitem.author.deptDepartamento de Ingeniería Electrónica y Automática-
crisitem.author.orcid0000-0003-1838-3073-
crisitem.author.orcid0000-0003-4323-8097-
crisitem.author.parentorgIU de Microelectrónica Aplicada-
crisitem.author.parentorgIU de Microelectrónica Aplicada-
crisitem.author.fullNameSosa González, Carlos Javier-
crisitem.author.fullNameMontiel Nelson, Juan Antonio-
Appears in Collections:Actas de congresos
Thumbnail
pdf
Adobe PDF (189,57 kB)
Show simple item record

Page view(s)

17
checked on Nov 20, 2022

Download(s)

36
checked on Nov 20, 2022

Google ScholarTM

Check

Altmetric


Share



Export metadata



Items in accedaCRIS are protected by copyright, with all rights reserved, unless otherwise indicated.