Please use this identifier to cite or link to this item:
http://hdl.handle.net/10553/49651
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Sosa González, Carlos Javier | en_US |
dc.contributor.author | Montiel-Nelson, Juan A. | en_US |
dc.contributor.author | Nooshabadi, Saeid | en_US |
dc.date.accessioned | 2018-11-24T09:37:53Z | - |
dc.date.available | 2018-11-24T09:37:53Z | - |
dc.date.issued | 2009 | en_US |
dc.identifier.isbn | 9781424445219 | en_US |
dc.identifier.uri | http://hdl.handle.net/10553/49651 | - |
dc.description.abstract | This paper presents a novel methodology to obtain the entire power versus delay tradeoff curve for the critical paths of a combinational logic circuit in a very efficient way using genetic algorithm (GA). In order to evaluate the proposed GA method a wide set of two-level and multi-level networks from the MCNC'91 benchmark suite was processed. The proposed optimization using the GA methodology is several times better than linear programming (LP) technique in terms of CPU time. On the other hand the minimum power dissipation obtained by GA and LP methods are very close to each other to within 0.3%. | en_US |
dc.language | eng | en_US |
dc.relation.ispartof | 2009 9th International Symposium on Communications and Information Technology, ISCIT 2009 | en_US |
dc.source | 2009 9th International Symposium on Communications and Information Technology, ISCIT 2009 (5341062), p. 1344-1347 | en_US |
dc.subject | 3307 Tecnología electrónica | en_US |
dc.subject.other | Delay | en_US |
dc.subject.other | Genetic algorithms | en_US |
dc.subject.other | Energy consumption | en_US |
dc.subject.other | Optimization methods | en_US |
dc.subject.other | CMOS technology | en_US |
dc.subject.other | Very large scale integration | en_US |
dc.subject.other | Linear programming | en_US |
dc.title | Power delay tradeoff using the genetic algorithm | en_US |
dc.type | info:eu-repo/semantics/conferenceObject | en_US |
dc.type | ConferenceObject | en_US |
dc.relation.conference | 2009 9th International Symposium on Communications and Information Technology, ISCIT 2009 | en_US |
dc.identifier.doi | 10.1109/ISCIT.2009.5341062 | en_US |
dc.identifier.scopus | 74549119511 | - |
dc.contributor.authorscopusid | 7006310063 | - |
dc.contributor.authorscopusid | 6603626866 | - |
dc.contributor.authorscopusid | 6602486254 | - |
dc.description.lastpage | 1347 | en_US |
dc.identifier.issue | 5341062 | - |
dc.description.firstpage | 1344 | en_US |
dc.investigacion | Ingeniería y Arquitectura | en_US |
dc.type2 | Actas de congresos | en_US |
dc.utils.revision | Sí | en_US |
dc.date.coverdate | Diciembre 2009 | en_US |
dc.identifier.conferenceid | events121373 | - |
dc.identifier.ulpgc | Sí | en_US |
item.grantfulltext | open | - |
item.fulltext | Con texto completo | - |
crisitem.event.eventsstartdate | 28-09-2009 | - |
crisitem.event.eventsenddate | 30-09-2009 | - |
crisitem.author.dept | GIR IUMA: Instrumentación avanzada | - |
crisitem.author.dept | IU de Microelectrónica Aplicada | - |
crisitem.author.dept | Departamento de Ingeniería Electrónica y Automática | - |
crisitem.author.dept | GIR IUMA: Instrumentación avanzada | - |
crisitem.author.dept | IU de Microelectrónica Aplicada | - |
crisitem.author.dept | Departamento de Ingeniería Electrónica y Automática | - |
crisitem.author.orcid | 0000-0003-1838-3073 | - |
crisitem.author.orcid | 0000-0003-4323-8097 | - |
crisitem.author.parentorg | IU de Microelectrónica Aplicada | - |
crisitem.author.parentorg | IU de Microelectrónica Aplicada | - |
crisitem.author.fullName | Sosa González, Carlos Javier | - |
crisitem.author.fullName | Montiel Nelson, Juan Antonio | - |
Appears in Collections: | Actas de congresos |
Page view(s)
17
checked on Nov 20, 2022
Download(s)
36
checked on Nov 20, 2022
Google ScholarTM
Check
Altmetric
Share
Export metadata
Items in accedaCRIS are protected by copyright, with all rights reserved, unless otherwise indicated.