Identificador persistente para citar o vincular este elemento:
http://hdl.handle.net/10553/46811
Campo DC | Valor | idioma |
---|---|---|
dc.contributor.author | Domingo, R. | en_US |
dc.contributor.author | Salvador, R. | en_US |
dc.contributor.author | Fabelo, H. | en_US |
dc.contributor.author | Madronal, D. | en_US |
dc.contributor.author | Ortega, S. | en_US |
dc.contributor.author | Lazcano, R. | en_US |
dc.contributor.author | Juarez, E. | en_US |
dc.contributor.author | Callico, G. | en_US |
dc.contributor.author | Sanz, C. | en_US |
dc.date.accessioned | 2018-11-23T08:27:19Z | - |
dc.date.available | 2018-11-23T08:27:19Z | - |
dc.date.issued | 2017 | en_US |
dc.identifier.isbn | 9781538633441 | en_US |
dc.identifier.uri | http://hdl.handle.net/10553/46811 | - |
dc.description.abstract | Current computational demands require increasing designer's efficiency and system performance per watt. A broadly accepted solution for efficient accelerators implementation is reconfigurable computing. However, typical HDL methodologies require very specific skills and a considerable amount of designer's time. Despite the new approaches to high-level synthesis like OpenCL, given the large heterogeneity in today's devices (manycore, CPUs, GPUs, FPGAs), there is no one-fits-all solution, so to maximize performance, platform-driven optimization is needed. This paper reviews some latest works using Intel FPGA SDK for OpenCL and the strategies for optimization, evaluating the framework for the design of a hyperspectral image spatial-spectral classifier accelerator. Results are reported for a Cyclone V SoC using Intel FPGA OpenCL Offline Compiler 16.0 out-of-the-box. From a common baseline C implementation running on the embedded ARM ® Cortex ® -A9, OpenCL-based synthesis is evaluated applying different generic and vendor specific optimizations. Results show how reasonable speedups are obtained in a device with scarce computing and embedded memory resources. It seems a great step has been given to effectively raise the abstraction level, but still, a considerable amount of HW design skills is needed. | en_US |
dc.language | eng | en_US |
dc.source | 12th International Symposium on Reconfigurable Communication-Centric Systems-on-Chip, ReCoSoC 2017 - Proceedings (8016152) | en_US |
dc.subject | 3307 Tecnología electrónica | en_US |
dc.subject.other | Field programmable gate arrays | en_US |
dc.subject.other | Parallel processing | en_US |
dc.subject.other | Kernel | en_US |
dc.subject.other | Optimization | en_US |
dc.subject.other | Performance evaluation | en_US |
dc.title | High-level design using Intel FPGA OpenCL: A hyperspectral imaging spatial-spectral classifier | en_US |
dc.type | info:eu-repo/semantics/conferenceObject | en_US |
dc.type | ConferenceObject | en_US |
dc.relation.conference | 12th International Symposium on Reconfigurable Communication-Centric Systems-on-Chip, ReCoSoC 2017 | |
dc.identifier.doi | 10.1109/ReCoSoC.2017.8016152 | |
dc.identifier.scopus | 85030649024 | - |
dc.contributor.authorscopusid | 57207567460 | - |
dc.contributor.authorscopusid | 23005852100 | - |
dc.contributor.authorscopusid | 56405568500 | - |
dc.contributor.authorscopusid | 57192829417 | - |
dc.contributor.authorscopusid | 57189334144 | - |
dc.contributor.authorscopusid | 57192839213 | - |
dc.contributor.authorscopusid | 36447485600 | - |
dc.contributor.authorscopusid | 56006321500 | - |
dc.contributor.authorscopusid | 7006751614 | - |
dc.identifier.issue | 8016152 | - |
dc.investigacion | Ingeniería y Arquitectura | en_US |
dc.type2 | Actas de congresos | en_US |
dc.utils.revision | Sí | en_US |
dc.date.coverdate | Agosto 2017 | |
dc.identifier.conferenceid | events121125 | |
dc.identifier.ulpgc | Sí | es |
item.fulltext | Con texto completo | - |
item.grantfulltext | open | - |
crisitem.event.eventsstartdate | 12-07-2017 | - |
crisitem.event.eventsenddate | 14-07-2017 | - |
crisitem.author.dept | GIR IUMA: Diseño de Sistemas Electrónicos Integrados para el procesamiento de datos | - |
crisitem.author.dept | IU de Microelectrónica Aplicada | - |
crisitem.author.dept | GIR IUMA: Diseño de Sistemas Electrónicos Integrados para el procesamiento de datos | - |
crisitem.author.dept | IU de Microelectrónica Aplicada | - |
crisitem.author.dept | GIR IUMA: Diseño de Sistemas Electrónicos Integrados para el procesamiento de datos | - |
crisitem.author.dept | IU de Microelectrónica Aplicada | - |
crisitem.author.dept | Departamento de Ingeniería Electrónica y Automática | - |
crisitem.author.orcid | 0000-0002-9794-490X | - |
crisitem.author.orcid | 0000-0002-7519-954X | - |
crisitem.author.orcid | 0000-0002-3784-5504 | - |
crisitem.author.parentorg | IU de Microelectrónica Aplicada | - |
crisitem.author.parentorg | IU de Microelectrónica Aplicada | - |
crisitem.author.parentorg | IU de Microelectrónica Aplicada | - |
crisitem.author.fullName | Fabelo Gómez, Himar Antonio | - |
crisitem.author.fullName | Ortega Sarmiento,Samuel | - |
crisitem.author.fullName | Marrero Callicó, Gustavo Iván | - |
Colección: | Actas de congresos |
Visitas
28
actualizado el 13-abr-2024
Google ScholarTM
Verifica
Altmetric
Comparte
Exporta metadatos
Los elementos en ULPGC accedaCRIS están protegidos por derechos de autor con todos los derechos reservados, a menos que se indique lo contrario.