Please use this identifier to cite or link to this item:
http://hdl.handle.net/10553/45500
Title: | Application of hierarchical systems technology in design and testing of circuit boards | Authors: | Miatliuk, Kanstantsin Díaz-Cabrera, Moises |
Issue Date: | 2013 | Publisher: | 0302-9743 | Journal: | Lecture Notes in Computer Science | Conference: | 14th International Conference on Computer Aided Systems Theory (EUROCAST) | Abstract: | The paper shows the possibility of Hierarchical Systems (HS) technology use in the tasks of Printed Circuit Boards (PCB) geometric design and interconnections (conductive pathways) quality testing. It gives formal description of the PCB construction and both the design and testing processes. Presented HS technology allows easy correction of interconnections topology of PCB, the mechanism of information aggregation permits reduction of computer memory, availability of coordinator allows performing decision making tasks on its layers. Possibility of HS technology realization using standard computer program and technical means is shown in the work as well. | URI: | http://hdl.handle.net/10553/45500 | ISBN: | 9783642538612 | ISSN: | 0302-9743 | DOI: | 10.1007/978-3-642-53862-9_66 | Source: | Lecture Notes in Computer Science (including subseries Lecture Notes in Artificial Intelligence and Lecture Notes in Bioinformatics)[ISSN 0302-9743],v. 8112 LNCS, p. 521-526 |
Appears in Collections: | Actas de congresos |
SCOPUSTM
Citations
1
checked on Nov 24, 2024
WEB OF SCIENCETM
Citations
1
checked on Feb 25, 2024
Page view(s)
86
checked on Jul 20, 2024
Google ScholarTM
Check
Altmetric
Share
Export metadata
Items in accedaCRIS are protected by copyright, with all rights reserved, unless otherwise indicated.