Please use this identifier to cite or link to this item: http://hdl.handle.net/10553/45096
DC FieldValueLanguage
dc.contributor.authorCarballo, P. P.en_US
dc.contributor.authorSarmiento, R.en_US
dc.contributor.authorNúñez, A.en_US
dc.contributor.otherP. Carballo, Pedro-
dc.date.accessioned2018-11-22T07:14:13Z-
dc.date.available2018-11-22T07:14:13Z-
dc.date.issued1993en_US
dc.identifier.issn0165-6074en_US
dc.identifier.urihttp://hdl.handle.net/10553/45096-
dc.description.abstractIn this paper we present the design and simulation of the Integer and Control Units of AsGaR, a RISC processor featuring a proprietary streamlined architecture. Running at a clock speed of 440 MHz, it delivers a peak throughput of 110 MIPS. The work reported here makes clear the level of complexity faced by this kind of designs and the need to use a wholistic approach considering all aspects of system implementation. AsGaR has been implemented in a TriQuint GaAs process, using a standard cell library. The current shortage of tools for GaAs design has been overcome by adapting the Cadence/Edge environment to this technology. Simulation has been done by describing the cell library in System Hilo and Verilog.en_US
dc.languageengen_US
dc.publisher0165-6074
dc.relation.ispartofMicroprocessing and Microprogrammingen_US
dc.sourceMicroprocessing and Microprogramming[ISSN 0165-6074],v. 37, p. 105-108en_US
dc.subject3307 Tecnología electrónicaen_US
dc.subject.otherSemiconducting gallium arsenideen_US
dc.subject.otherReduced instruction set computingen_US
dc.subject.otherVLSI circuitsen_US
dc.titleInteger and control units for a GaAs 32-bit RISC processoren_US
dc.typeinfo:eu-repo/semantics/Articleen_US
dc.typeArticleen_US
dc.relation.conference18TH EUROMICRO CONF - SOFTWARE AND HARDWARE : SPECIFICATION AND DESIGN ( EUROMICRO 92 )
dc.identifier.doi10.1016/0165-6074(93)90026-Hen_US
dc.identifier.scopus0027266358-
dc.identifier.isiA1993KJ63600025-
dcterms.isPartOfMicroprocessing And Microprogramming
dcterms.sourceMicroprocessing And Microprogramming[ISSN 0165-6074],v. 37 (1-5), p. 105-108
dc.contributor.authorscopusid6602499289-
dc.contributor.authorscopusid35609452100-
dc.contributor.authorscopusid7103279517-
dc.description.lastpage108-
dc.description.firstpage105-
dc.relation.volume37-
dc.investigacionIngeniería y Arquitecturaen_US
dc.type2Artículoen_US
dc.identifier.wosWOS:A1993KJ63600025-
dc.contributor.daisngid3056889-
dc.contributor.daisngid116294-
dc.contributor.daisngid33795-
dc.identifier.investigatorRIDF-6600-2014-
dc.utils.revisionen_US
dc.contributor.wosstandardWOS:CARBALLO, PP
dc.contributor.wosstandardWOS:SARMIENTO, R
dc.contributor.wosstandardWOS:NUNEZ, A
dc.date.coverdateEnero 1993
dc.identifier.conferenceidevents121195
dc.identifier.ulpgces
item.grantfulltextnone-
item.fulltextSin texto completo-
crisitem.author.deptGIR IUMA: Sistemas de Información y Comunicaciones-
crisitem.author.deptIU de Microelectrónica Aplicada-
crisitem.author.deptDepartamento de Ingeniería Electrónica y Automática-
crisitem.author.deptGIR IUMA: Diseño de Sistemas Electrónicos Integrados para el procesamiento de datos-
crisitem.author.deptIU de Microelectrónica Aplicada-
crisitem.author.deptDepartamento de Ingeniería Electrónica y Automática-
crisitem.author.deptGIR IUMA: Sistemas de Información y Comunicaciones-
crisitem.author.deptIU de Microelectrónica Aplicada-
crisitem.author.deptDepartamento de Ingeniería Electrónica y Automática-
crisitem.author.orcid0000-0001-7912-8768-
crisitem.author.orcid0000-0002-4843-0507-
crisitem.author.orcid0000-0003-1295-1594-
crisitem.author.parentorgIU de Microelectrónica Aplicada-
crisitem.author.parentorgIU de Microelectrónica Aplicada-
crisitem.author.parentorgIU de Microelectrónica Aplicada-
crisitem.author.fullNamePérez Carballo, Pedro Francisco-
crisitem.author.fullNameSarmiento Rodríguez, Roberto-
crisitem.author.fullNameNúñez Ordóñez, Antonio-
crisitem.event.eventsstartdate14-09-1992-
crisitem.event.eventsenddate17-09-1992-
Appears in Collections:Artículos
Show simple item record

Page view(s)

68
checked on Feb 24, 2024

Google ScholarTM

Check

Altmetric


Share



Export metadata



Items in accedaCRIS are protected by copyright, with all rights reserved, unless otherwise indicated.