Please use this identifier to cite or link to this item:
http://hdl.handle.net/10553/45043
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Tobajas, Félix B. | en_US |
dc.contributor.author | Esper-Chaín, Roberto | en_US |
dc.contributor.author | Regidor, R. | en_US |
dc.contributor.author | Santana, O. | en_US |
dc.contributor.author | Sarmiento Rodríguez, Roberto | en_US |
dc.date.accessioned | 2018-11-22T06:50:04Z | - |
dc.date.available | 2018-11-22T06:50:04Z | - |
dc.date.issued | 2006 | en_US |
dc.identifier.isbn | 1-4244-0184-2 | en_US |
dc.identifier.other | WoS | - |
dc.identifier.uri | http://hdl.handle.net/10553/45043 | - |
dc.description.abstract | In this paper, the implementation of a 2.5 Gbps 1:32 deserializer in SiGe BiCMOS technology using standard cells and ECL bipolar circuits in order to minimize power consumption, is presented. The deserializer is composed of two main circuits: a demultiplexer and a clock distribution network. The architecture of the demultiplexer is based on a tree structure which allows using CMOS technology for low-speed stages. Clock signals are generated by the clock distribution network which is formed by static frequency dividers. In order to adapt both logic families, an ECL to CMOS converter was designed. High-speed ECL circuits were implemented full-custom with Cadence Virtuoso whereas standard cells were used for CMOS circuits were designed with Silicon Ensemble. Functionality has been verified through post-layout simulations performed in all technology's corner cases. The final IC has an area of 700 mum times 1045 mum and a total power consumption of 300 mW approximation. | en_US |
dc.language | eng | en_US |
dc.publisher | Institute of Electrical and Electronics Engineers (IEEE) | en_US |
dc.source | 2006 IEEE Design and Diagnostics of Electronic Circuits and systems,v. 2006 (1649564), p. 19-24 | en_US |
dc.subject | 3307 Tecnología electrónica | en_US |
dc.subject.other | Germanium silicon alloys | en_US |
dc.subject.other | Silicon germanium | en_US |
dc.subject.other | BiCMOS integrated circuits | en_US |
dc.subject.other | CMOS technology | en_US |
dc.subject.other | Energy consumption | en_US |
dc.subject.other | Tree data structures | en_US |
dc.subject.other | Signal generators | en_US |
dc.title | A low power 2.5 Gbps 1:32 deserializer in SiGe BiCMOS technology | en_US |
dc.type | info:eu-repo/semantics/conferenceObject | en_US |
dc.type | ConferenceObject | en_US |
dc.relation.conference | 9th IEEE Workshop on Design and Diagnostics of Electronic Circuits and Systems | en_US |
dc.identifier.doi | 10.1109/DDECS.2006.1649564 | en_US |
dc.identifier.scopus | 33847114796 | - |
dc.identifier.isi | 000238973400006 | - |
dc.contributor.authorscopusid | 6602389338 | - |
dc.contributor.authorscopusid | 6602504574 | - |
dc.contributor.authorscopusid | 23006166000 | - |
dc.contributor.authorscopusid | 8662835500 | - |
dc.contributor.authorscopusid | 35609452100 | - |
dc.description.lastpage | 24 | en_US |
dc.identifier.issue | 1649564 | - |
dc.description.firstpage | 19 | en_US |
dc.relation.volume | 2006 | en_US |
dc.investigacion | Ingeniería y Arquitectura | en_US |
dc.type2 | Actas de congresos | en_US |
dc.contributor.daisngid | 800751 | - |
dc.contributor.daisngid | 1984698 | - |
dc.contributor.daisngid | 6596622 | - |
dc.contributor.daisngid | 8580383 | - |
dc.contributor.daisngid | 116294 | - |
dc.utils.revision | Sí | en_US |
dc.contributor.wosstandard | WOS:Tobajas, F | - |
dc.contributor.wosstandard | WOS:Esper-Chain, R | - |
dc.contributor.wosstandard | WOS:Regidor, R | - |
dc.contributor.wosstandard | WOS:Santana, O | - |
dc.contributor.wosstandard | WOS:Sarmiento, R | - |
dc.date.coverdate | Diciembre 2006 | en_US |
dc.identifier.conferenceid | events121314 | - |
dc.identifier.ulpgc | Sí | en_US |
item.grantfulltext | none | - |
item.fulltext | Sin texto completo | - |
crisitem.event.eventsstartdate | 18-04-2006 | - |
crisitem.event.eventsenddate | 21-04-2006 | - |
crisitem.author.dept | GIR IUMA: Sistemas de Información y Comunicaciones | - |
crisitem.author.dept | IU de Microelectrónica Aplicada | - |
crisitem.author.dept | Departamento de Ingeniería Electrónica y Automática | - |
crisitem.author.dept | GIR IUMA: Equipos y Sistemas de Comunicación | - |
crisitem.author.dept | IU de Microelectrónica Aplicada | - |
crisitem.author.dept | Departamento de Ingeniería Electrónica y Automática | - |
crisitem.author.dept | GIR IUMA: Diseño de Sistemas Electrónicos Integrados para el procesamiento de datos | - |
crisitem.author.dept | IU de Microelectrónica Aplicada | - |
crisitem.author.dept | Departamento de Ingeniería Electrónica y Automática | - |
crisitem.author.dept | GIR IUMA: Diseño de Sistemas Electrónicos Integrados para el procesamiento de datos | - |
crisitem.author.dept | IU de Microelectrónica Aplicada | - |
crisitem.author.dept | Departamento de Ingeniería Electrónica y Automática | - |
crisitem.author.orcid | 0000-0002-3379-5052 | - |
crisitem.author.orcid | 0000-0002-8381-969X | - |
crisitem.author.orcid | 0000-0002-4843-0507 | - |
crisitem.author.orcid | 0000-0002-4843-0507 | - |
crisitem.author.parentorg | IU de Microelectrónica Aplicada | - |
crisitem.author.parentorg | IU de Microelectrónica Aplicada | - |
crisitem.author.parentorg | IU de Microelectrónica Aplicada | - |
crisitem.author.parentorg | IU de Microelectrónica Aplicada | - |
crisitem.author.fullName | Tobajas Guerrero, Félix Bernardo | - |
crisitem.author.fullName | Esper-Chaín Falcón, Roberto | - |
crisitem.author.fullName | Sarmiento Rodríguez, Roberto | - |
crisitem.author.fullName | Sarmiento Rodríguez, Roberto | - |
Appears in Collections: | Actas de congresos |
SCOPUSTM
Citations
6
checked on Nov 17, 2024
Page view(s)
121
checked on Aug 17, 2024
Google ScholarTM
Check
Altmetric
Share
Export metadata
Items in accedaCRIS are protected by copyright, with all rights reserved, unless otherwise indicated.