Please use this identifier to cite or link to this item:
http://hdl.handle.net/10553/45037
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Tobajas, Félix | en_US |
dc.contributor.author | Callicó, Gustavo M. | en_US |
dc.contributor.author | Pérez, Pedro A. | en_US |
dc.contributor.author | De Armas Sosa, Valentín | en_US |
dc.contributor.author | Sarmiento, Roberto | en_US |
dc.contributor.other | Sarmiento, Roberto | - |
dc.contributor.other | Callico, Gustavo Marrero | - |
dc.date.accessioned | 2018-11-22T06:47:19Z | - |
dc.date.available | 2018-11-22T06:47:19Z | - |
dc.date.issued | 2008 | en_US |
dc.identifier.issn | 0098-3063 | en_US |
dc.identifier.uri | http://hdl.handle.net/10553/45037 | - |
dc.description.abstract | In this paper, a novel hardware architecture for real-time implementation of the adaptive deblocking filtering process specified by the H.264/AVC video coding standard, is presented. The deblocking filter is a computationally and data intensive tool resulting in an increased execution time of both the encoding and decoding processes. The proposed architecture is based on a double- filter strategy that results in a significant saving in filtering cycles, memory requirements and gate count when compared with state-of-the-art approaches. The proposed architecture is implemented in synthesizable HDL at RTL level and verified with the reference software. This hardware is designed to be used as part of a complete H.264/A VC video coding system. | en_US |
dc.language | eng | en_US |
dc.publisher | 0098-3063 | |
dc.relation.ispartof | IEEE Transactions on Consumer Electronics | en_US |
dc.source | IEEE Transactions on Consumer Electronics[ISSN 0098-3063],v. 54, p. 131-139 | en_US |
dc.subject | 3307 Tecnología electrónica | en_US |
dc.subject.other | Automatic voltage control | en_US |
dc.subject.other | Filtering | en_US |
dc.subject.other | Decoding | en_US |
dc.subject.other | Video compression | en_US |
dc.subject.other | Adaptive filters | en_US |
dc.subject.other | Encoding | en_US |
dc.title | An efficient double-filter hardware architecture for H.264/AVC deblocking filtering | en_US |
dc.type | info:eu-repo/semantics/Article | en_US |
dc.type | Article | en_US |
dc.identifier.doi | 10.1109/TCE.2008.4470035 | |
dc.identifier.scopus | 41649119972 | - |
dc.identifier.isi | 000253499600020 | - |
dcterms.isPartOf | Ieee Transactions On Consumer Electronics | |
dcterms.source | Ieee Transactions On Consumer Electronics[ISSN 0098-3063],v. 54 (1), p. 131-139 | |
dc.contributor.authorscopusid | 6602389338 | - |
dc.contributor.authorscopusid | 56006321500 | - |
dc.contributor.authorscopusid | 16481138800 | - |
dc.contributor.authorscopusid | 6603181073 | - |
dc.contributor.authorscopusid | 35609452100 | - |
dc.description.lastpage | 139 | - |
dc.description.firstpage | 131 | - |
dc.relation.volume | 54 | - |
dc.investigacion | Ingeniería y Arquitectura | en_US |
dc.type2 | Artículo | en_US |
dc.identifier.wos | WOS:000253499600020 | - |
dc.contributor.daisngid | 800751 | - |
dc.contributor.daisngid | 506422 | - |
dc.contributor.daisngid | 5400394 | - |
dc.contributor.daisngid | 1890333 | |
dc.contributor.daisngid | 1262195 | - |
dc.contributor.daisngid | 116294 | - |
dc.identifier.investigatorRID | L-6017-2014 | - |
dc.identifier.investigatorRID | L-6036-2014 | - |
dc.utils.revision | Sí | en_US |
dc.contributor.wosstandard | WOS:Tobajas, F | |
dc.contributor.wosstandard | WOS:Callico, GM | |
dc.contributor.wosstandard | WOS:Perez, PA | |
dc.contributor.wosstandard | WOS:de Armas, V | |
dc.contributor.wosstandard | WOS:Sarmiento, R | |
dc.date.coverdate | Febrero 2008 | |
dc.identifier.ulpgc | Sí | es |
dc.description.jcr | 0,985 | |
dc.description.jcrq | Q2 | |
dc.description.scie | SCIE | |
item.grantfulltext | none | - |
item.fulltext | Sin texto completo | - |
crisitem.author.dept | GIR IUMA: Sistemas de Información y Comunicaciones | - |
crisitem.author.dept | IU de Microelectrónica Aplicada | - |
crisitem.author.dept | Departamento de Ingeniería Electrónica y Automática | - |
crisitem.author.dept | GIR IUMA: Diseño de Sistemas Electrónicos Integrados para el procesamiento de datos | - |
crisitem.author.dept | IU de Microelectrónica Aplicada | - |
crisitem.author.dept | Departamento de Ingeniería Electrónica y Automática | - |
crisitem.author.dept | GIR IUMA: Sistemas de Información y Comunicaciones | - |
crisitem.author.dept | IU de Microelectrónica Aplicada | - |
crisitem.author.dept | Departamento de Ingeniería Electrónica y Automática | - |
crisitem.author.dept | GIR IUMA: Diseño de Sistemas Electrónicos Integrados para el procesamiento de datos | - |
crisitem.author.dept | IU de Microelectrónica Aplicada | - |
crisitem.author.dept | Departamento de Ingeniería Electrónica y Automática | - |
crisitem.author.orcid | 0000-0002-3379-5052 | - |
crisitem.author.orcid | 0000-0002-3784-5504 | - |
crisitem.author.orcid | 0000-0002-1017-8107 | - |
crisitem.author.orcid | 0000-0002-4843-0507 | - |
crisitem.author.parentorg | IU de Microelectrónica Aplicada | - |
crisitem.author.parentorg | IU de Microelectrónica Aplicada | - |
crisitem.author.parentorg | IU de Microelectrónica Aplicada | - |
crisitem.author.parentorg | IU de Microelectrónica Aplicada | - |
crisitem.author.fullName | Tobajas Guerrero, Félix Bernardo | - |
crisitem.author.fullName | Marrero Callicó, Gustavo Iván | - |
crisitem.author.fullName | De Armas Sosa, Valentín | - |
crisitem.author.fullName | Sarmiento Rodríguez, Roberto | - |
Appears in Collections: | Artículos |
SCOPUSTM
Citations
36
checked on Nov 17, 2024
WEB OF SCIENCETM
Citations
20
checked on Nov 17, 2024
Page view(s)
63
checked on Jul 22, 2023
Google ScholarTM
Check
Altmetric
Share
Export metadata
Items in accedaCRIS are protected by copyright, with all rights reserved, unless otherwise indicated.