Please use this identifier to cite or link to this item:
https://accedacris.ulpgc.es/handle/10553/45035
Title: | GMDS: Hardware implementation of novel real output queuing architecture |
Authors: | Arteaga, R. Tobajas, F. Esper-Chain, R. De Armas Sosa, Valentín Sarmiento, Roberto |
UNESCO Clasification: | 3307 Tecnología electrónica |
Keywords: | Switches Backplanes Field programmable gate arrays Quality of services Queueing analysis |
Issue Date: | 2008 |
Conference: | Design, Automation and Test in Europe, DATE 2008 |
Abstract: | In this paper, a real output queuing switch prototype implementation is presented. This implementation is based on a novel high speed multidrop backplane and a general purpose line card which includes a Virtex-II 6000 FPGA. This switch is named GMDS (gigabit multidrop switch) and its main features are the switch matrix replacement by the multidrop backplane -increasing system reliability-, variable length packet switching support -avoiding bandwidth efficient loss-, multiple output queuing structure for supporting QoS (quality of service) and a minimum speedup. |
URI: | https://accedacris.ulpgc.es/handle/10553/45035 |
ISBN: | 978-3-9810801-3-1 |
ISSN: | 1530-1591 |
DOI: | 10.1109/DATE.2008.4484878 |
Source: | Proceedings -Design, Automation and Test in Europe, DATE[ISSN 1530-1591] (4484878), p. 1450-1455 |
Appears in Collections: | Conference proceedings |
Items in accedaCRIS are protected by copyright, with all rights reserved, unless otherwise indicated.