Please use this identifier to cite or link to this item: https://accedacris.ulpgc.es/handle/10553/45035
Title: GMDS: Hardware implementation of novel real output queuing architecture
Authors: Arteaga, R.
Tobajas, F.
Esper-Chain, R.
De Armas Sosa, Valentín
Sarmiento, Roberto
UNESCO Clasification: 3307 Tecnología electrónica
Keywords: Switches
Backplanes
Field programmable gate arrays
Quality of services
Queueing analysis
Issue Date: 2008
Conference: Design, Automation and Test in Europe, DATE 2008 
Abstract: In this paper, a real output queuing switch prototype implementation is presented. This implementation is based on a novel high speed multidrop backplane and a general purpose line card which includes a Virtex-II 6000 FPGA. This switch is named GMDS (gigabit multidrop switch) and its main features are the switch matrix replacement by the multidrop backplane -increasing system reliability-, variable length packet switching support -avoiding bandwidth efficient loss-, multiple output queuing structure for supporting QoS (quality of service) and a minimum speedup.
URI: https://accedacris.ulpgc.es/handle/10553/45035
ISBN: 978-3-9810801-3-1
ISSN: 1530-1591
DOI: 10.1109/DATE.2008.4484878
Source: Proceedings -Design, Automation and Test in Europe, DATE[ISSN 1530-1591] (4484878), p. 1450-1455
Appears in Collections:Conference proceedings
Show full item record

SCOPUSTM   
Citations

2
checked on Mar 30, 2025

WEB OF SCIENCETM
Citations

1
checked on Feb 25, 2024

Page view(s)

86
checked on Jul 27, 2024

Google ScholarTM

Check

Plum Print visual indicator of research metrics
  • Citations
    • Citation Indexes: 2
  • Captures
    • Readers: 14
see details

Share



Export metadata



Items in accedaCRIS are protected by copyright, with all rights reserved, unless otherwise indicated.