Identificador persistente para citar o vincular este elemento: http://hdl.handle.net/10553/116760
Campo DC Valoridioma
dc.contributor.authorBenítez Díaz, Domingo Juanen_US
dc.contributor.authorMoure, Juan C.en_US
dc.contributor.authorRexachs, Dolores I.en_US
dc.contributor.authorLuque, Emilioen_US
dc.date.accessioned2022-07-12T09:21:39Z-
dc.date.available2022-07-12T09:21:39Z-
dc.date.issued2006en_US
dc.identifier.isbn1595933026en_US
dc.identifier.urihttp://hdl.handle.net/10553/116760-
dc.description.abstractMany authors have proposed power management techniques for general-purpose processors at the cost of degraded performance such as lower IPC or longer delay. Some proposals have focused on cache memories because they consume a significant fraction of total microprocessor power. We propose a reconfigurable and adaptive cache microarchitecture based on field-programmable technology that is intended to deliver high performance at low energy consumption. In this paper, we evaluate the performance and energy consumption of a run-time algorithm when used to manage a field-programmable L1 data cache. The adaptation strategy is based on two techniques: a learning process provides the best cache configuration for each program phase, and a recognition process detects program phase changes by using data working-set signatures to activate a low-overhead reconfiguration mechanism. Our proposals achieve performance improvement and cache energy saving at the same time. Considering a design scenario driven by performance constraints, we show that processor execution time and cache energy consumption can be reduced on average by 15.2% and 9.9% compared to a non-adaptive high-performance microarchitecture. Alternatively, when energy saving is prioritized and considering a non-adaptive energy-efficient microarchitecture as baseline, cache energy and processor execution time are reduced on average by 46.7% and 9.4% respectively. In addition to comparing to conventional microarchitectures, we show that the proposed microarchitecture achieves better performance and more cache energy reduction than other configurable caches. Copyright 2006 ACM.en_US
dc.languageengen_US
dc.relation.ispartofProceedings of the 3rd Conference on Computing Frontiers 2006, CF '06en_US
dc.subject1203 Ciencia de los ordenadoresen_US
dc.subject.otherAdaptive processors | Performance evaluation | Reconfigurable cache memory | Run-time adaptation | Static and dynamic energy consumptionen_US
dc.titleEvaluation of the field-programmable cache: Performance and energy consumptionen_US
dc.typeConference Paperen_US
dc.relation.conference3rd conference on Computing frontiersen_US
dc.identifier.doi10.1145/1128022.1128070en_US
dc.identifier.scopus2-s2.0-34247334667-
dc.contributor.orcid#NODATA#-
dc.contributor.orcid#NODATA#-
dc.contributor.orcid#NODATA#-
dc.contributor.orcid#NODATA#-
dc.description.lastpage372en_US
dc.description.firstpage361en_US
dc.relation.volume3en_US
dc.investigacionIngeniería y Arquitecturaen_US
dc.type2Actas de congresosen_US
dc.description.numberofpages10en_US
dc.utils.revisionen_US
dc.identifier.ulpgcen_US
dc.contributor.buulpgcBU-INGen_US
item.grantfulltextopen-
item.fulltextCon texto completo-
crisitem.author.deptGIR SIANI: Modelización y Simulación Computacional-
crisitem.author.deptIU Sistemas Inteligentes y Aplicaciones Numéricas-
crisitem.author.deptDepartamento de Informática y Sistemas-
crisitem.author.orcid0000-0003-2952-2972-
crisitem.author.parentorgIU Sistemas Inteligentes y Aplicaciones Numéricas-
crisitem.author.fullNameBenítez Díaz, Domingo Juan-
Colección:Actas de congresos
Adobe PDF (292,71 kB)
Vista resumida

Citas SCOPUSTM   

6
actualizado el 17-nov-2024

Visitas

40
actualizado el 20-abr-2024

Descargas

43
actualizado el 20-abr-2024

Google ScholarTM

Verifica

Altmetric


Comparte



Exporta metadatos



Los elementos en ULPGC accedaCRIS están protegidos por derechos de autor con todos los derechos reservados, a menos que se indique lo contrario.