Identificador persistente para citar o vincular este elemento:
http://hdl.handle.net/10553/114223
Campo DC | Valor | idioma |
---|---|---|
dc.contributor.author | Caba, Julián | en_US |
dc.contributor.author | Díaz Martín, María | en_US |
dc.contributor.author | Barba Romero, Jesús | en_US |
dc.contributor.author | Guerra Hernández, Raúl Celestino | en_US |
dc.contributor.author | Escolar, Soledad | en_US |
dc.contributor.author | López Suárez, Sebastián | en_US |
dc.date.accessioned | 2022-03-28T12:43:28Z | - |
dc.date.available | 2022-03-28T12:43:28Z | - |
dc.date.issued | 2022 | en_US |
dc.identifier.issn | 1939-1404 | en_US |
dc.identifier.other | Scopus | - |
dc.identifier.uri | http://hdl.handle.net/10553/114223 | - |
dc.description.abstract | Onboard data processing for on-the-fly decision-making applications has recently gained momentum in the field of remote sensing. In this context, hyperspectral anomaly detection has received a special attention since its main purpose lays on the identification of abnormal events in an unsupervised manner. Nevertheless, onboard real-time hyperspectral image processing still poses several challenges before becoming a reality. This is why there is an emerging trend towards the development of hardware-friendly algorithmic solutions embedded in reconfigurable devices. In this context, this work contributes with a hardware architecture that ensures a progressive line processing in time-sensitive applications limited by the scarcity of hardware resources. In this sense, we have implemented the state-of-the-art HW-LbL-FAD detector on a reconfigurable hardware for a real-time performance. Specifically, we have selected a cost-optimized FPGA (ZC7Z020-CLG484) to implement our solution whose results draw up a good trade-off between the following three features: time performance, energy consumption and cost. The experimental results indicate our hardware component is able to process hyperspectral images of 825x1024 pixels and 160 bands in 0.51 seconds with a power-budget of 1.3 watts and a device cost around 150 C. Regarding detection performance, the HW-LbL-FAD algorithm outperforms other state-of-the-art algorithms. | en_US |
dc.language | eng | en_US |
dc.relation.ispartof | IEEE Journal of Selected Topics in Applied Earth Observations and Remote Sensing | en_US |
dc.source | IEEE Journal of Selected Topics in Applied Earth Observations and Remote Sensing [ISSN 1939-1404], v. 15, p. 2379-2393, (Enero 2022) | en_US |
dc.subject | 3307 Tecnología electrónica | en_US |
dc.subject.other | Anomaly Detection | en_US |
dc.subject.other | FPGA | en_US |
dc.subject.other | High-Level Synthesis | en_US |
dc.subject.other | Hyperspectral Imaging | en_US |
dc.subject.other | Line-By-Line Performance | en_US |
dc.subject.other | Low-Power | en_US |
dc.subject.other | Real-Time | en_US |
dc.title | Low-power hyperspectral anomaly detector implementation in cost-optimized FPGA devices | en_US |
dc.type | info:eu-repo/semantics/article | en_US |
dc.type | Article | en_US |
dc.identifier.doi | 10.1109/JSTARS.2022.3157740 | en_US |
dc.identifier.scopus | 85126315892 | - |
dc.contributor.orcid | NO DATA | - |
dc.contributor.orcid | NO DATA | - |
dc.contributor.orcid | NO DATA | - |
dc.contributor.orcid | NO DATA | - |
dc.contributor.orcid | NO DATA | - |
dc.contributor.orcid | NO DATA | - |
dc.contributor.authorscopusid | 55961635100 | - |
dc.contributor.authorscopusid | 57192832495 | - |
dc.contributor.authorscopusid | 13006950500 | - |
dc.contributor.authorscopusid | 56333613300 | - |
dc.contributor.authorscopusid | 8728064400 | - |
dc.contributor.authorscopusid | 57187722000 | - |
dc.identifier.eissn | 2151-1535 | - |
dc.description.lastpage | 2393 | en_US |
dc.description.firstpage | 2379 | en_US |
dc.relation.volume | 15 | en_US |
dc.investigacion | Ingeniería y Arquitectura | en_US |
dc.type2 | Artículo | en_US |
dc.description.numberofpages | 15 | en_US |
dc.utils.revision | Sí | en_US |
dc.date.coverdate | Enero 2022 | en_US |
dc.identifier.ulpgc | Sí | en_US |
dc.contributor.buulpgc | BU-TEL | en_US |
dc.description.sjr | 1,264 | |
dc.description.jcr | 5,5 | |
dc.description.sjrq | Q1 | |
dc.description.jcrq | Q1 | |
dc.description.scie | SCIE | |
dc.description.miaricds | 10,6 | |
item.grantfulltext | open | - |
item.fulltext | Con texto completo | - |
crisitem.author.dept | GIR IUMA: Diseño de Sistemas Electrónicos Integrados para el procesamiento de datos | - |
crisitem.author.dept | IU de Microelectrónica Aplicada | - |
crisitem.author.dept | GIR IUMA: Diseño de Sistemas Electrónicos Integrados para el procesamiento de datos | - |
crisitem.author.dept | IU de Microelectrónica Aplicada | - |
crisitem.author.dept | GIR IUMA: Diseño de Sistemas Electrónicos Integrados para el procesamiento de datos | - |
crisitem.author.dept | IU de Microelectrónica Aplicada | - |
crisitem.author.dept | Departamento de Ingeniería Electrónica y Automática | - |
crisitem.author.orcid | 0000-0003-2670-8149 | - |
crisitem.author.orcid | 0000-0002-4303-3051 | - |
crisitem.author.orcid | 0000-0002-2360-6721 | - |
crisitem.author.parentorg | IU de Microelectrónica Aplicada | - |
crisitem.author.parentorg | IU de Microelectrónica Aplicada | - |
crisitem.author.parentorg | IU de Microelectrónica Aplicada | - |
crisitem.author.fullName | Díaz Martín,María | - |
crisitem.author.fullName | Guerra Hernández,Raúl Celestino | - |
crisitem.author.fullName | López Suárez, Sebastián Miguel | - |
Colección: | Artículos |
Los elementos en ULPGC accedaCRIS están protegidos por derechos de autor con todos los derechos reservados, a menos que se indique lo contrario.