Identificador persistente para citar o vincular este elemento:
http://hdl.handle.net/10553/45647
Título: | Implementation of scalable video coding deblocking filter from high-level systemc description | Autores/as: | Carballo, Pedro P. Espino, Omar Neris Tomé, Romén Hernández-Fernández, Pedro Szydzik, Tomasz M. Núñez, Antonio |
Clasificación UNESCO: | 3307 Tecnología electrónica | Palabras clave: | Field programmable gate arrays Decoding Scalability Deblocking filter |
Fecha de publicación: | 2013 | Publicación seriada: | Proceedings of SPIE - The International Society for Optical Engineering | Conferencia: | Conference on VLSI Circuits and Systems VI | Resumen: | This paper describes key concepts in the design and implementation of a deblocking filter (DF) for a H. 264/SVC video decoder. The DF supports QCIF and CIF video formats with temporal and spatial scalability. The design flow starts from a SystemC functional model and has been refined using high-level synthesis methodology to RTL microarchitecture. The process is guided with performance measurements (latency, cycle time, power, resource utilization) with the objective of assuring the quality of results of the final system. The functional model of the DF is created in an incremental way from the AVC DF model using OpenSVC source code as reference. The design flow continues with the logic synthesis and the implementation on the FPGA using various strategies.The final implementation is chosen among the implementations that meet the timing constraints. The DF is capable to run at 100 MHz, and macroblocks are processed in 6,500 clock cycles for a throughput of 130 fps for QCIF format and 37 fps for CIF format. The proposed architecture for the complete H. 264/SVC decoder is composed of an OMAP 3530 SOC (ARM Cortex-A8 GPP + DSP) and the FPGA Virtex-5 acting as a coprocessor for DF implementation. The DF is connected to the OMAP SOC using the GPMC interface.A validation platform has been developed using the embedded PowerPC processor in the FPGA, composing a SoC that integrates the frame generation and visualization in a TFT screen. The FPGA implements both the DF core and a GPMC slave core. Both cores are connected to the PowerPC440 embedded processor using LocalLink interfaces. The FPGA also contains a local memory capable of storing information necessary to filter a complete frame and to store a decoded picture frame. The complete system is implemented in a Virtex5 FX70T device. | URI: | http://hdl.handle.net/10553/45647 | ISBN: | 9780819495617 | ISSN: | 0277-786X | DOI: | 10.1117/12.2016885 | Fuente: | Proceedings of SPIE - The International Society for Optical Engineering[ISSN 0277-786X],v. 8764 (876408) |
Colección: | Actas de congresos |
Los elementos en ULPGC accedaCRIS están protegidos por derechos de autor con todos los derechos reservados, a menos que se indique lo contrario.