Identificador persistente para citar o vincular este elemento: http://hdl.handle.net/10553/76792
Título: Low power and high performance arithmetic circuits in feedthrough CMOS logic family for low power applications
Autores/as: Navarro-Botello, Victor 
Montiel-Nelson, Juan A. 
Nooshabadi, Saeid
Clasificación UNESCO: 2203 Electrónica
Palabras clave: Feedthrough logic
Low power arithmetic circuits
High speed CMOS techniques
Fecha de publicación: 2006
Publicación seriada: Journal of Low Power Electronics 
Resumen: This paper presents the design of low power high performance arithmetic circuits using the feedthrough logic (FTL) 1 concept. FTL is ideally suited for the circuit design where the critical path is made of a large cascade of inverting gates. Its high fanout and high switching frequencies are due to both lower delay and dynamic power consumption. Low power FTL arithmetic circuits provides for smaller propagation delay time (2.6 times), lower energy consumption (31%), and similar combined delay, power consumption, and active area product, when compared with the standard CMOS technologies.
URI: http://hdl.handle.net/10553/76792
ISSN: 1546-1998
DOI: 10.1166/jolpe.2006.066
Fuente: Journal of Low Power Electronics [ISSN 1546-1998], v. 2 (2), p. 300-307, 2006
Colección:Artículos
Vista completa

Citas de WEB OF SCIENCETM
Citations

4
actualizado el 25-feb-2024

Visitas

79
actualizado el 30-dic-2023

Google ScholarTM

Verifica

Altmetric


Comparte



Exporta metadatos



Los elementos en ULPGC accedaCRIS están protegidos por derechos de autor con todos los derechos reservados, a menos que se indique lo contrario.