Identificador persistente para citar o vincular este elemento:
http://hdl.handle.net/10553/76377
Campo DC | Valor | idioma |
---|---|---|
dc.contributor.author | Kanstein, Andreas | - |
dc.contributor.author | López Suárez, Sebastián | - |
dc.contributor.author | de Sutter, Bjorn | - |
dc.date.accessioned | 2020-12-05T15:19:43Z | - |
dc.date.available | 2020-12-05T15:19:43Z | - |
dc.date.issued | 2007 | - |
dc.identifier.isbn | 0819467189 | - |
dc.identifier.issn | 0277-786X | - |
dc.identifier.other | Scopus | - |
dc.identifier.other | WoS | - |
dc.identifier.uri | http://hdl.handle.net/10553/76377 | - |
dc.description.abstract | Coarse-grained reconfigurable architectures offer high execution acceleration for code which has high instruction-level parallelism (ILP), typically for large kernels in DSP applications. However for applications with a larger part of control code and many smaller kernels, as present in modern video compression algorithms, the achievable acceleration through ILP is significantly reduced. We introduce a multi-processing extension to the coarse-grained reconfigurable architecture ADRES (Architecture for Dynamically Reconfigurable Embedded Systems) to deal with this kind of applications, by enabling it to exploit thread-level parallelism (TLP). This extension consists of a partitioning of an ADRES array into non-overlapping parts, where every partition can execute a processing thread independently, or a processing thread can be assigned to hierarchically combined partitions which provide a larger number of resources. Because the combining of partitions can be changed dynamically, this extension provides more flexibility than a multicore approach. This paper discusses the architecture and an exploration into how to potentially partition a given array for executing an H.264/AVC baseline decoder. | - |
dc.language | eng | - |
dc.publisher | The international society for optics and photonics (SPIE) | - |
dc.relation.ispartof | Proceedings of SPIE - The International Society for Optical Engineering | - |
dc.source | Proceedings of SPIE - The International Society for Optical Engineering [ISSN 0277-786X], v. 6590, (Noviembre 2007) | - |
dc.subject | Investigación | - |
dc.subject.other | Coarse-Grain Reconfigurable | - |
dc.subject.other | H.264/AVC Decoder | - |
dc.subject.other | ILP | - |
dc.subject.other | Multi-Processing | - |
dc.subject.other | TLP | - |
dc.title | Optimizing coarse-grain reconfigurable hardware utilization through multiprocessing: An H.264/AVC decoder example | - |
dc.type | info:eu-repo/semantics/conferenceObject | - |
dc.type | ConferenceObject | - |
dc.relation.conference | VLSI Circuits and Systems III | - |
dc.identifier.doi | 10.1117/12.722077 | - |
dc.identifier.scopus | 36248965658 | - |
dc.identifier.isi | 000250425000013 | - |
dc.contributor.authorscopusid | 23004960800 | - |
dc.contributor.authorscopusid | 23006839200 | - |
dc.contributor.authorscopusid | 6603584934 | - |
dc.identifier.eissn | 1996-756X | - |
dc.relation.volume | 6590 | - |
dc.investigacion | Ingeniería y Arquitectura | - |
dc.type2 | Actas de congresos | - |
dc.contributor.daisngid | 2587035 | - |
dc.contributor.daisngid | 30469812 | - |
dc.contributor.daisngid | 29833340 | - |
dc.description.numberofpages | 8 | - |
dc.utils.revision | Sí | - |
dc.contributor.wosstandard | WOS:Kanstein, A | - |
dc.contributor.wosstandard | WOS:Suarez, SL | - |
dc.contributor.wosstandard | WOS:De Sutter, B | - |
dc.date.coverdate | Noviembre 2007 | - |
dc.identifier.conferenceid | events120577 | - |
dc.identifier.ulpgc | Sí | - |
dc.contributor.buulpgc | BU-TEL | - |
item.grantfulltext | open | - |
item.fulltext | Con texto completo | - |
crisitem.event.eventsstartdate | 02-05-2007 | - |
crisitem.event.eventsenddate | 04-05-2007 | - |
crisitem.author.dept | GIR IUMA: Diseño de Sistemas Electrónicos Integrados para el procesamiento de datos | - |
crisitem.author.dept | IU de Microelectrónica Aplicada | - |
crisitem.author.dept | Departamento de Ingeniería Electrónica y Automática | - |
crisitem.author.orcid | 0000-0002-2360-6721 | - |
crisitem.author.parentorg | IU de Microelectrónica Aplicada | - |
crisitem.author.fullName | López Suárez, Sebastián Miguel | - |
Colección: | Actas de congresos |
Citas SCOPUSTM
4
actualizado el 17-nov-2024
Visitas
64
actualizado el 11-may-2024
Descargas
128
actualizado el 11-may-2024
Google ScholarTM
Verifica
Altmetric
Comparte
Exporta metadatos
Los elementos en ULPGC accedaCRIS están protegidos por derechos de autor con todos los derechos reservados, a menos que se indique lo contrario.