Please use this identifier to cite or link to this item: http://hdl.handle.net/10553/76377
DC FieldValueLanguage
dc.contributor.authorKanstein, Andreas-
dc.contributor.authorLópez Suárez, Sebastián-
dc.contributor.authorde Sutter, Bjorn-
dc.date.accessioned2020-12-05T15:19:43Z-
dc.date.available2020-12-05T15:19:43Z-
dc.date.issued2007-
dc.identifier.isbn0819467189-
dc.identifier.issn0277-786X-
dc.identifier.otherScopus-
dc.identifier.otherWoS-
dc.identifier.urihttp://hdl.handle.net/10553/76377-
dc.description.abstractCoarse-grained reconfigurable architectures offer high execution acceleration for code which has high instruction-level parallelism (ILP), typically for large kernels in DSP applications. However for applications with a larger part of control code and many smaller kernels, as present in modern video compression algorithms, the achievable acceleration through ILP is significantly reduced. We introduce a multi-processing extension to the coarse-grained reconfigurable architecture ADRES (Architecture for Dynamically Reconfigurable Embedded Systems) to deal with this kind of applications, by enabling it to exploit thread-level parallelism (TLP). This extension consists of a partitioning of an ADRES array into non-overlapping parts, where every partition can execute a processing thread independently, or a processing thread can be assigned to hierarchically combined partitions which provide a larger number of resources. Because the combining of partitions can be changed dynamically, this extension provides more flexibility than a multicore approach. This paper discusses the architecture and an exploration into how to potentially partition a given array for executing an H.264/AVC baseline decoder.-
dc.languageeng-
dc.publisherThe international society for optics and photonics (SPIE)-
dc.relation.ispartofProceedings of SPIE - The International Society for Optical Engineering-
dc.sourceProceedings of SPIE - The International Society for Optical Engineering [ISSN 0277-786X], v. 6590, (Noviembre 2007)-
dc.subjectInvestigación-
dc.subject.otherCoarse-Grain Reconfigurable-
dc.subject.otherH.264/AVC Decoder-
dc.subject.otherILP-
dc.subject.otherMulti-Processing-
dc.subject.otherTLP-
dc.titleOptimizing coarse-grain reconfigurable hardware utilization through multiprocessing: An H.264/AVC decoder example-
dc.typeinfo:eu-repo/semantics/conferenceObject-
dc.typeConferenceObject-
dc.relation.conferenceVLSI Circuits and Systems III-
dc.identifier.doi10.1117/12.722077-
dc.identifier.scopus36248965658-
dc.identifier.isi000250425000013-
dc.contributor.authorscopusid23004960800-
dc.contributor.authorscopusid23006839200-
dc.contributor.authorscopusid6603584934-
dc.identifier.eissn1996-756X-
dc.relation.volume6590-
dc.investigacionIngeniería y Arquitectura-
dc.type2Actas de congresos-
dc.contributor.daisngid2587035-
dc.contributor.daisngid30469812-
dc.contributor.daisngid29833340-
dc.description.numberofpages8-
dc.utils.revision-
dc.contributor.wosstandardWOS:Kanstein, A-
dc.contributor.wosstandardWOS:Suarez, SL-
dc.contributor.wosstandardWOS:De Sutter, B-
dc.date.coverdateNoviembre 2007-
dc.identifier.conferenceidevents120577-
dc.identifier.ulpgc-
dc.contributor.buulpgcBU-TEL-
item.grantfulltextopen-
item.fulltextCon texto completo-
crisitem.event.eventsstartdate02-05-2007-
crisitem.event.eventsenddate04-05-2007-
crisitem.author.deptGIR IUMA: Diseño de Sistemas Electrónicos Integrados para el procesamiento de datos-
crisitem.author.deptIU de Microelectrónica Aplicada-
crisitem.author.deptDepartamento de Ingeniería Electrónica y Automática-
crisitem.author.orcid0000-0002-2360-6721-
crisitem.author.parentorgIU de Microelectrónica Aplicada-
crisitem.author.fullNameLópez Suárez, Sebastián Miguel-
Appears in Collections:Actas de congresos
Thumbnail
pdf
Adobe PDF (92,37 kB)
Show simple item record

Google ScholarTM

Check

Altmetric


Share



Export metadata



Items in accedaCRIS are protected by copyright, with all rights reserved, unless otherwise indicated.