Identificador persistente para citar o vincular este elemento: http://hdl.handle.net/10553/75619
Campo DC Valoridioma
dc.contributor.authorBenitez, Domingoen_US
dc.contributor.authorMoure, Juan C.en_US
dc.contributor.authorRexachs, Doloresen_US
dc.contributor.authorLuque, Emilioen_US
dc.date.accessioned2020-11-17T13:43:00Z-
dc.date.available2020-11-17T13:43:00Z-
dc.date.issued2010en_US
dc.identifier.isbn978-1-4244-7054-9en_US
dc.identifier.issn1530-1591en_US
dc.identifier.otherWoS-
dc.identifier.urihttp://hdl.handle.net/10553/75619-
dc.description.abstractThe optimal size of a large on-chip cache can be different for different programs: at some point, the reduction of cache misses achieved when increasing cache size hits diminishing returns, while the higher cache latency hurts performance. This paper presents the Amorphous Cache (AC), a reconfigurable L2 on-chip cache aimed at improving performance as well as reducing energy consumption. AC is composed of heterogeneous sub-caches as opposed to common caches using homogenous sub-caches. The sub-caches are turned off depending on the application workload to conserve power and minimize latencies. A novel reconfiguration algorithm based on Basic Block Vectors is proposed to recognize program phases, and a learning mechanism is used to select the appropriate cache configuration for each program phase. We compare our reconfigurable cache with existing proposals of adaptive and non-adaptive caches. Our results show that the combination of AC and the novel reconfiguration algorithm provides the best power consumption and performance. For example, on average, it reduces the cache access latency by 55.8%, the cache dynamic energy by 46.5%, and the cache leakage power by 49.3% with respect to a non-adaptive cache.en_US
dc.languageengen_US
dc.source2010 Design, Automation & Test In Europe [ISSN 1530-1591], p. 825-830, (2010)en_US
dc.subject330406 Arquitectura de ordenadoresen_US
dc.subject.otherCacheen_US
dc.subject.otherDynamic adaptationen_US
dc.subject.otherProcessor evaluationen_US
dc.titleA reconfigurable cache memory with heterogeneous banksen_US
dc.typeinfo:eu-repo/semantics/conferenceObjecten_US
dc.typeConferenceObjecten_US
dc.relation.conferenceDesign, Automation and Test in Europe Conference and Exhibition (DATE 04)en_US
dc.identifier.doi10.1109/DATE.2010.5456936en_US
dc.identifier.scopus77953087846-
dc.identifier.isi000397468600160-
dc.contributor.authorscopusid7003286582-
dc.contributor.authorscopusid57188672353-
dc.contributor.authorscopusid6506076654-
dc.contributor.authorscopusid7005407181-
dc.identifier.eissn1558-1101-
dc.description.lastpage830en_US
dc.description.firstpage825en_US
dc.investigacionIngeniería y Arquitecturaen_US
dc.type2Actas de congresosen_US
dc.contributor.daisngid4870907-
dc.contributor.daisngid1409473-
dc.contributor.daisngid541089-
dc.contributor.daisngid64985-
dc.description.numberofpages6en_US
dc.identifier.eisbn978-3-9810801-6-2-
dc.utils.revisionen_US
dc.contributor.wosstandardWOS:Benitez, D-
dc.contributor.wosstandardWOS:Moure, JC-
dc.contributor.wosstandardWOS:Rexachs, D-
dc.contributor.wosstandardWOS:Luque, E-
dc.date.coverdateJunio 2010en_US
dc.identifier.conferenceidevents121033-
dc.identifier.ulpgcen_US
dc.contributor.buulpgcBU-INFen_US
item.grantfulltextnone-
item.fulltextSin texto completo-
crisitem.event.eventsstartdate08-03-2010-
crisitem.event.eventsenddate12-03-2010-
crisitem.author.deptGIR SIANI: Modelización y Simulación Computacional-
crisitem.author.deptIU Sistemas Inteligentes y Aplicaciones Numéricas-
crisitem.author.deptDepartamento de Informática y Sistemas-
crisitem.author.orcid0000-0003-2952-2972-
crisitem.author.parentorgIU Sistemas Inteligentes y Aplicaciones Numéricas-
crisitem.author.fullNameBenítez Díaz, Domingo Juan-
Colección:Actas de congresos
Vista resumida

Citas SCOPUSTM   

8
actualizado el 17-nov-2024

Citas de WEB OF SCIENCETM
Citations

6
actualizado el 25-feb-2024

Visitas

147
actualizado el 30-dic-2023

Google ScholarTM

Verifica

Altmetric


Comparte



Exporta metadatos



Los elementos en ULPGC accedaCRIS están protegidos por derechos de autor con todos los derechos reservados, a menos que se indique lo contrario.