Identificador persistente para citar o vincular este elemento:
http://hdl.handle.net/10553/75619
Campo DC | Valor | idioma |
---|---|---|
dc.contributor.author | Benitez, Domingo | en_US |
dc.contributor.author | Moure, Juan C. | en_US |
dc.contributor.author | Rexachs, Dolores | en_US |
dc.contributor.author | Luque, Emilio | en_US |
dc.date.accessioned | 2020-11-17T13:43:00Z | - |
dc.date.available | 2020-11-17T13:43:00Z | - |
dc.date.issued | 2010 | en_US |
dc.identifier.isbn | 978-1-4244-7054-9 | en_US |
dc.identifier.issn | 1530-1591 | en_US |
dc.identifier.other | WoS | - |
dc.identifier.uri | http://hdl.handle.net/10553/75619 | - |
dc.description.abstract | The optimal size of a large on-chip cache can be different for different programs: at some point, the reduction of cache misses achieved when increasing cache size hits diminishing returns, while the higher cache latency hurts performance. This paper presents the Amorphous Cache (AC), a reconfigurable L2 on-chip cache aimed at improving performance as well as reducing energy consumption. AC is composed of heterogeneous sub-caches as opposed to common caches using homogenous sub-caches. The sub-caches are turned off depending on the application workload to conserve power and minimize latencies. A novel reconfiguration algorithm based on Basic Block Vectors is proposed to recognize program phases, and a learning mechanism is used to select the appropriate cache configuration for each program phase. We compare our reconfigurable cache with existing proposals of adaptive and non-adaptive caches. Our results show that the combination of AC and the novel reconfiguration algorithm provides the best power consumption and performance. For example, on average, it reduces the cache access latency by 55.8%, the cache dynamic energy by 46.5%, and the cache leakage power by 49.3% with respect to a non-adaptive cache. | en_US |
dc.language | eng | en_US |
dc.source | 2010 Design, Automation & Test In Europe [ISSN 1530-1591], p. 825-830, (2010) | en_US |
dc.subject | 330406 Arquitectura de ordenadores | en_US |
dc.subject.other | Cache | en_US |
dc.subject.other | Dynamic adaptation | en_US |
dc.subject.other | Processor evaluation | en_US |
dc.title | A reconfigurable cache memory with heterogeneous banks | en_US |
dc.type | info:eu-repo/semantics/conferenceObject | en_US |
dc.type | ConferenceObject | en_US |
dc.relation.conference | Design, Automation and Test in Europe Conference and Exhibition (DATE 04) | en_US |
dc.identifier.doi | 10.1109/DATE.2010.5456936 | en_US |
dc.identifier.scopus | 77953087846 | - |
dc.identifier.isi | 000397468600160 | - |
dc.contributor.authorscopusid | 7003286582 | - |
dc.contributor.authorscopusid | 57188672353 | - |
dc.contributor.authorscopusid | 6506076654 | - |
dc.contributor.authorscopusid | 7005407181 | - |
dc.identifier.eissn | 1558-1101 | - |
dc.description.lastpage | 830 | en_US |
dc.description.firstpage | 825 | en_US |
dc.investigacion | Ingeniería y Arquitectura | en_US |
dc.type2 | Actas de congresos | en_US |
dc.contributor.daisngid | 4870907 | - |
dc.contributor.daisngid | 1409473 | - |
dc.contributor.daisngid | 541089 | - |
dc.contributor.daisngid | 64985 | - |
dc.description.numberofpages | 6 | en_US |
dc.identifier.eisbn | 978-3-9810801-6-2 | - |
dc.utils.revision | Sí | en_US |
dc.contributor.wosstandard | WOS:Benitez, D | - |
dc.contributor.wosstandard | WOS:Moure, JC | - |
dc.contributor.wosstandard | WOS:Rexachs, D | - |
dc.contributor.wosstandard | WOS:Luque, E | - |
dc.date.coverdate | Junio 2010 | en_US |
dc.identifier.conferenceid | events121033 | - |
dc.identifier.ulpgc | Sí | en_US |
dc.contributor.buulpgc | BU-INF | en_US |
item.grantfulltext | none | - |
item.fulltext | Sin texto completo | - |
crisitem.event.eventsstartdate | 08-03-2010 | - |
crisitem.event.eventsenddate | 12-03-2010 | - |
crisitem.author.dept | GIR SIANI: Modelización y Simulación Computacional | - |
crisitem.author.dept | IU Sistemas Inteligentes y Aplicaciones Numéricas | - |
crisitem.author.dept | Departamento de Informática y Sistemas | - |
crisitem.author.orcid | 0000-0003-2952-2972 | - |
crisitem.author.parentorg | IU Sistemas Inteligentes y Aplicaciones Numéricas | - |
crisitem.author.fullName | Benítez Díaz, Domingo Juan | - |
Colección: | Actas de congresos |
Citas SCOPUSTM
8
actualizado el 24-nov-2024
Citas de WEB OF SCIENCETM
Citations
6
actualizado el 25-feb-2024
Visitas
147
actualizado el 30-dic-2023
Google ScholarTM
Verifica
Altmetric
Comparte
Exporta metadatos
Los elementos en ULPGC accedaCRIS están protegidos por derechos de autor con todos los derechos reservados, a menos que se indique lo contrario.