Identificador persistente para citar o vincular este elemento: http://hdl.handle.net/10553/72945
Campo DC Valoridioma
dc.contributor.authorQuintana, Franciscaen_US
dc.contributor.authorCorbal, Jesúsen_US
dc.contributor.authorEspasa, Rogeren_US
dc.contributor.authorValero, Mateoen_US
dc.date.accessioned2020-06-03T16:31:26Z-
dc.date.available2020-06-03T16:31:26Z-
dc.date.issued2001en_US
dc.identifier.isbn978-1-58113-409-4en_US
dc.identifier.otherScopus-
dc.identifier.urihttp://hdl.handle.net/10553/72945-
dc.description.abstractThis paper analyzes the performance of vector-dominated regions of code in numerical and multimedia applications in a superscalar+vector architecture and compares it to an 8-way superscalar processor. The ability to split a program's execution into scalar and vector regions allows us to show that (1) as expected, the vector unit is much better than the wide issue superscalar at executing the vector-dominated regions of the code; (2) on the scalar regions, the 8-way superscalar, although better than a 4-way superscalar, is clearly not worth the extra complexity in terms of extra transistors and potential cycle time limitations. Overall, the vector-enhanced superscalar is from 6% to 303% better than an 8-way superscalar. We also present detailed data on the performance of the memory system, which is usually the key limiting factor when running numerical and multimedia applications. We evaluate two additional cache designs that try to alleviate problems created by non-unit stride memory references.en_US
dc.languageengen_US
dc.sourceAnnual ACM Symposium on Parallel Algorithms and Architectures, p. 103-112, (Enero 2001)en_US
dc.subject330406 Arquitectura de ordenadoresen_US
dc.titleA cost effective architecture for vectorizable numerical and multimedia applicationsen_US
dc.typeinfo:eu-repo/semantics/conferenceObjecten_US
dc.typeConferenceObjecten_US
dc.relation.conference13th Annual Symposium on Parallel Algorithms and Architectures (SPAA 2001)en_US
dc.identifier.doi10.1145/378580.378602en_US
dc.identifier.scopus0034832729-
dc.contributor.authorscopusid7004920817-
dc.contributor.authorscopusid6603181643-
dc.contributor.authorscopusid56619611500-
dc.contributor.authorscopusid24475914200-
dc.description.lastpage112en_US
dc.description.firstpage103en_US
dc.investigacionIngeniería y Arquitecturaen_US
dc.type2Actas de congresosen_US
dc.utils.revisionen_US
dc.date.coverdateEnero 2001en_US
dc.identifier.conferenceidevents121257-
dc.identifier.ulpgces
dc.description.ggs2
item.grantfulltextnone-
item.fulltextSin texto completo-
crisitem.event.eventsstartdate03-07-2001-
crisitem.event.eventsenddate06-07-2001-
crisitem.author.deptGIR IUCES: Computación inteligente, percepción y big data-
crisitem.author.deptIU de Cibernética, Empresa y Sociedad (IUCES)-
crisitem.author.deptDepartamento de Informática y Sistemas-
crisitem.author.orcid0000-0001-8951-5040-
crisitem.author.parentorgIU de Cibernética, Empresa y Sociedad (IUCES)-
crisitem.author.fullNameQuintana Domínguez, Francisca Candelaria-
Colección:Actas de congresos
Vista resumida

Visitas

86
actualizado el 03-ago-2024

Google ScholarTM

Verifica

Altmetric


Comparte



Exporta metadatos



Los elementos en ULPGC accedaCRIS están protegidos por derechos de autor con todos los derechos reservados, a menos que se indique lo contrario.