Please use this identifier to cite or link to this item:
http://hdl.handle.net/10553/72945
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Quintana, Francisca | en_US |
dc.contributor.author | Corbal, Jesús | en_US |
dc.contributor.author | Espasa, Roger | en_US |
dc.contributor.author | Valero, Mateo | en_US |
dc.date.accessioned | 2020-06-03T16:31:26Z | - |
dc.date.available | 2020-06-03T16:31:26Z | - |
dc.date.issued | 2001 | en_US |
dc.identifier.isbn | 978-1-58113-409-4 | en_US |
dc.identifier.other | Scopus | - |
dc.identifier.uri | http://hdl.handle.net/10553/72945 | - |
dc.description.abstract | This paper analyzes the performance of vector-dominated regions of code in numerical and multimedia applications in a superscalar+vector architecture and compares it to an 8-way superscalar processor. The ability to split a program's execution into scalar and vector regions allows us to show that (1) as expected, the vector unit is much better than the wide issue superscalar at executing the vector-dominated regions of the code; (2) on the scalar regions, the 8-way superscalar, although better than a 4-way superscalar, is clearly not worth the extra complexity in terms of extra transistors and potential cycle time limitations. Overall, the vector-enhanced superscalar is from 6% to 303% better than an 8-way superscalar. We also present detailed data on the performance of the memory system, which is usually the key limiting factor when running numerical and multimedia applications. We evaluate two additional cache designs that try to alleviate problems created by non-unit stride memory references. | en_US |
dc.language | eng | en_US |
dc.source | Annual ACM Symposium on Parallel Algorithms and Architectures, p. 103-112, (Enero 2001) | en_US |
dc.subject | 330406 Arquitectura de ordenadores | en_US |
dc.title | A cost effective architecture for vectorizable numerical and multimedia applications | en_US |
dc.type | info:eu-repo/semantics/conferenceObject | en_US |
dc.type | ConferenceObject | en_US |
dc.relation.conference | 13th Annual Symposium on Parallel Algorithms and Architectures (SPAA 2001) | en_US |
dc.identifier.doi | 10.1145/378580.378602 | en_US |
dc.identifier.scopus | 0034832729 | - |
dc.contributor.authorscopusid | 7004920817 | - |
dc.contributor.authorscopusid | 6603181643 | - |
dc.contributor.authorscopusid | 56619611500 | - |
dc.contributor.authorscopusid | 24475914200 | - |
dc.description.lastpage | 112 | en_US |
dc.description.firstpage | 103 | en_US |
dc.investigacion | Ingeniería y Arquitectura | en_US |
dc.type2 | Actas de congresos | en_US |
dc.utils.revision | Sí | en_US |
dc.date.coverdate | Enero 2001 | en_US |
dc.identifier.conferenceid | events121257 | - |
dc.identifier.ulpgc | Sí | es |
dc.description.ggs | 2 | |
item.fulltext | Sin texto completo | - |
item.grantfulltext | none | - |
crisitem.author.dept | GIR IUCES: Computación inteligente, percepción y big data | - |
crisitem.author.dept | IU de Cibernética, Empresa y Sociedad (IUCES) | - |
crisitem.author.dept | Departamento de Informática y Sistemas | - |
crisitem.author.orcid | 0000-0001-8951-5040 | - |
crisitem.author.parentorg | IU de Cibernética, Empresa y Sociedad (IUCES) | - |
crisitem.author.fullName | Quintana Domínguez, Francisca Candelaria | - |
crisitem.event.eventsstartdate | 03-07-2001 | - |
crisitem.event.eventsenddate | 06-07-2001 | - |
Appears in Collections: | Actas de congresos |
Items in accedaCRIS are protected by copyright, with all rights reserved, unless otherwise indicated.