Identificador persistente para citar o vincular este elemento: http://hdl.handle.net/10553/71251
Campo DC Valoridioma
dc.contributor.authorBarrios Alfaro, Yubalen_US
dc.contributor.authorSánchez Clemente, Antonio Joséen_US
dc.contributor.authorSantos, Lucanaen_US
dc.contributor.authorSarmiento, Robertoen_US
dc.date.accessioned2020-04-11T05:12:52Z-
dc.date.available2020-04-11T05:12:52Z-
dc.date.issued2020en_US
dc.identifier.issn2169-3536en_US
dc.identifier.otherScopus-
dc.identifier.urihttp://hdl.handle.net/10553/71251-
dc.description.abstractIn this paper, we present the design, implementation and results of a set of IP cores that perform on-board hyperspectral image compression according to the CCSDS 123.0-B-1 lossless standard, specifically designed to be suited for on-board systems and for any kind of hyperspectral sensor. As entropy coder, the sample-adaptive entropy coder defined in the 123.0-B-1 standard or the low-complexity block-adaptive encoder defined by the CCSDS 121.0-B-2 lossless standard could be used. Both IPs, 123.0-B-1 and 121.0-B-2, are part of SHyLoC 2.0, and can be used together for compression of hyperspectral images, being also possible the compression of any kind of data using only the 121-IP. SHyLoC 2.0 improves and extends the capabilities of SHyLoC 1.0, currently available at the ESA IP Cores library, increasing its compression efficiency and throughput, without compromising the resources footprint. Moreover, it incorporates new features, such as the unit-delay predictor option defined by the CCSDS 121.0-B-2 standard, and burst capabilities in the external memory interface of the CCSDS 123-IP, among others. Dedicated architectures have been designed for all the possible input image sample arrangements, in order to maximise throughput and reduce the hardware resources utilization. The design is technology-agnostic, enabling the mapping of the VHDL code in different FPGAs or ASICs. Results are presented for a representative group of well-known space-qualified FPGAs, including the new NanoXplore BRAVE family. A maximum throughput of 150 MSamples/s is obtained for Xilinx Virtex XQR5VFX130 when the SHyLoC 2.0 CCSDS-123 IP is configured in Band-Interleaved by Pixel (BIP) order, using only the 4% of LUTs and less than the 1% of internal memory.en_US
dc.languageengen_US
dc.relation.ispartofIEEE Accessen_US
dc.sourceIEEE Access [ISSN 2169-3536],v. 8, p. 54269-54287en_US
dc.subject3325 Tecnología de las telecomunicacionesen_US
dc.subject.otherCompression Algorithmsen_US
dc.subject.otherField Programmable Gate Arraysen_US
dc.subject.otherHardware Implementationsen_US
dc.subject.otherHyperspectral Imagingen_US
dc.subject.otherOn-Board Data Processingen_US
dc.subject.otherSpace Missionsen_US
dc.titleSHyLoC 2.0: a versatile hardware solution for on-board data and hyperspectral image compression on future space missionsen_US
dc.typeinfo:eu-repo/semantics/Articleen_US
dc.typeArticleen_US
dc.identifier.doi10.1109/ACCESS.2020.2980767en_US
dc.identifier.scopus85082692389-
dc.contributor.authorscopusid57201297173-
dc.contributor.authorscopusid57211429595-
dc.contributor.authorscopusid54391653200-
dc.contributor.authorscopusid35609452100-
dc.description.lastpage54287en_US
dc.description.firstpage54269en_US
dc.relation.volume8en_US
dc.investigacionIngeniería y Arquitecturaen_US
dc.type2Artículoen_US
dc.utils.revisionen_US
dc.identifier.ulpgcen_US
dc.contributor.buulpgcBU-INGen_US
dc.description.sjr0,587
dc.description.jcr3,367
dc.description.sjrqQ1
dc.description.jcrqQ2
dc.description.scieSCIE
item.grantfulltextopen-
item.fulltextCon texto completo-
crisitem.author.deptGIR IUMA: Diseño de Sistemas Electrónicos Integrados para el procesamiento de datos-
crisitem.author.deptIU de Microelectrónica Aplicada-
crisitem.author.deptGIR IUMA: Diseño de Sistemas Electrónicos Integrados para el procesamiento de datos-
crisitem.author.deptIU de Microelectrónica Aplicada-
crisitem.author.deptGIR IUMA: Diseño de Sistemas Electrónicos Integrados para el procesamiento de datos-
crisitem.author.deptIU de Microelectrónica Aplicada-
crisitem.author.deptDepartamento de Ingeniería Electrónica y Automática-
crisitem.author.orcid0000-0001-6186-9971-
crisitem.author.orcid0000-0002-2142-7885-
crisitem.author.orcid0000-0002-4843-0507-
crisitem.author.parentorgIU de Microelectrónica Aplicada-
crisitem.author.parentorgIU de Microelectrónica Aplicada-
crisitem.author.parentorgIU de Microelectrónica Aplicada-
crisitem.author.fullNameBarrios Alfaro,Yubal-
crisitem.author.fullNameSánchez Clemente, Antonio José-
crisitem.author.fullNameSantos Falcón, Lucana-
crisitem.author.fullNameSarmiento Rodríguez, Roberto-
Colección:Artículos
miniatura
ShyLOC
Adobe PDF (2,76 MB)
Vista resumida

Google ScholarTM

Verifica

Altmetric


Comparte



Exporta metadatos



Los elementos en ULPGC accedaCRIS están protegidos por derechos de autor con todos los derechos reservados, a menos que se indique lo contrario.