Please use this identifier to cite or link to this item: http://hdl.handle.net/10553/70307
DC FieldValueLanguage
dc.contributor.authorLeón Martín, Sonia Raquelen_US
dc.contributor.authorDomínguez Hernández, Adriánen_US
dc.contributor.authorCarballo, Pedro P.en_US
dc.contributor.authorNunez, Antonioen_US
dc.date.accessioned2020-02-16T07:28:45Z-
dc.date.available2020-02-16T07:28:45Z-
dc.date.issued2019en_US
dc.identifier.isbn978-1-7281-5458-9en_US
dc.identifier.otherScopus-
dc.identifier.urihttp://hdl.handle.net/10553/70307-
dc.description.abstractVirtual platforms provide a full hardware/software platform to study device limitations in an early stages of the design flow and to develop software without requiring a physical implementation. This paper describes the development process of a virtual platform for Deep Packet Inspection (DPI) hardware accelerators by using Transaction Level Modeling (TLM). We propose two DPI architectures oriented to System-on-Chip FPGA. The first architecture, CPU-DMA based architecture, is a hybrid CPU/FPGA where the packets are filtered in the software domain. The second architecture, Hardware-IP based architecture, is mainly implemented in the hardware domain. We have created two virtual platforms and performed the simulation, the debugging and the analysis of the hardware/software features, in order to compare results for both architectures.en_US
dc.languageengen_US
dc.publisherInstitute of Electrical and Electronics Engineers (IEEE)en_US
dc.source2019 XXXIV Conference on Design of Circuits and Integrated Systems (DCIS), Bilbao, Spain, 2019en_US
dc.subject3306 Ingeniería y tecnología eléctricasen_US
dc.subject.otherDeep Packet Inspectionen_US
dc.subject.otherEslen_US
dc.subject.otherMentor Vistaen_US
dc.subject.otherSystem On Chipen_US
dc.subject.otherTlmen_US
dc.subject.otherVirtual Platformen_US
dc.titleDeep packet inspection through virtual platforms using system-on-chip FPGAsen_US
dc.typeinfo:eu-repo/semantics/conferenceObjecten_US
dc.typeConferenceObjecten_US
dc.relation.conference34th Conference on Design of Circuits and Integrated Systems, DCIS 2019en_US
dc.identifier.doi10.1109/DCIS201949030.2019.8959882en_US
dc.identifier.scopus85078939374-
dc.contributor.authorscopusid57212456639-
dc.contributor.authorscopusid57195975029-
dc.contributor.authorscopusid6602499289-
dc.contributor.authorscopusid7103279517-
dc.investigacionIngeniería y Arquitecturaen_US
dc.type2Actas de congresosen_US
dc.utils.revisionen_US
dc.identifier.conferenceidevents121676-
dc.identifier.ulpgcen_US
dc.contributor.buulpgcBU-INGen_US
item.grantfulltextnone-
item.fulltextSin texto completo-
crisitem.event.eventsstartdate20-11-2019-
crisitem.event.eventsenddate22-11-2019-
crisitem.author.deptGIR IUMA: Diseño de Sistemas Electrónicos Integrados para el procesamiento de datos-
crisitem.author.deptIU de Microelectrónica Aplicada-
crisitem.author.deptGIR IUMA: Sistemas de Información y Comunicaciones-
crisitem.author.deptIU de Microelectrónica Aplicada-
crisitem.author.deptDepartamento de Ingeniería Electrónica y Automática-
crisitem.author.deptGIR IUMA: Sistemas de Información y Comunicaciones-
crisitem.author.deptIU de Microelectrónica Aplicada-
crisitem.author.deptDepartamento de Ingeniería Electrónica y Automática-
crisitem.author.orcid0000-0002-4287-3200-
crisitem.author.orcid0000-0001-7912-8768-
crisitem.author.orcid0000-0003-1295-1594-
crisitem.author.parentorgIU de Microelectrónica Aplicada-
crisitem.author.parentorgIU de Microelectrónica Aplicada-
crisitem.author.parentorgIU de Microelectrónica Aplicada-
crisitem.author.fullNameLeón Martín,Sonia Raquel-
crisitem.author.fullNameDomínguez Hernández, Adrián-
crisitem.author.fullNamePérez Carballo, Pedro Francisco-
crisitem.author.fullNameNúñez Ordóñez, Antonio-
Appears in Collections:Actas de congresos
Show simple item record

Page view(s)

164
checked on Jul 6, 2024

Google ScholarTM

Check

Altmetric


Share



Export metadata



Items in accedaCRIS are protected by copyright, with all rights reserved, unless otherwise indicated.