Please use this identifier to cite or link to this item: http://hdl.handle.net/10553/69796
DC FieldValueLanguage
dc.contributor.authorSánchez Clemente, Antonio Joséen_US
dc.contributor.authorEntrena, Luisen_US
dc.contributor.authorKastensmidt, Fernandaen_US
dc.date.accessioned2020-02-05T12:50:06Z-
dc.date.accessioned2020-04-24T14:21:07Z-
dc.date.available2020-02-05T12:50:06Z-
dc.date.available2020-04-24T14:21:07Z-
dc.date.issued2018en_US
dc.identifier.isbn9781538677537en_US
dc.identifier.issn1939-7003en_US
dc.identifier.otherScopus-
dc.identifier.urihttp://hdl.handle.net/10553/69796-
dc.description.abstractThe use of approximate logic circuits in error mitigation techniques has appeared in the recent years as a way of achieving a sufficient fault coverage at a reduced cost, substituting the exact replicas of the target circuit with simplified versions of it. This approach, when applied to the well-known TMR scheme, results in the Approximate TMR (ATMR) technique, where the target circuit is voted along with two approximate circuits for selective error masking. Such approximate circuits should ideally present an optimal trade-off between costs and error mitigation capabilities, which can be achieved through different approximation generation approaches. This idea be-comes specially promising in FPGA applications because of the flexibility that such devices offer. Depending on the availability of resources and the reliability requirements, the most convenient ATMR configuration can be chosen. However, the particularities of the FPGA architecture must be taken into account in order to generate efficient approximations. This paper reviews some concepts of the ATMR and gives some ideas on its application to FPGA designs. In particular, the use of testability measures to conduct the generation of approximate logic circuits is proposed in this work. The proposed approach has a wide scalability and has been validated by using fault injection, showing that ATMR-hardened designs in FPGAs can be intrinsically more robust than full TMR.-
dc.languageengen_US
dc.relation.ispartof2018 Nasa/Esa Conference On Adaptive Hardware And Systems, Ahs 2018en_US
dc.source2018 NASA/ESA Conference on Adaptive Hardware and Systems, AHS 2018, p. 112-119en_US
dc.subject3307 Tecnología electrónica-
dc.subject3325 Tecnología de las telecomunicaciones-
dc.subject.otherApproximate Logic Circuit-
dc.subject.otherFpga-
dc.subject.otherSelective Error Mitigation-
dc.subject.otherSingle-Event Upset-
dc.subject.otherTriple Modular Redundancy-
dc.titleApproximate TMR for selective error mitigation in FPGAs based on testability analysisen_US
dc.typeinfo:eu-repo/semantics/conferenceObjecten_US
dc.typeConferenceObjecten_US
dc.relation.conference2018 NASA/ESA Conference on Adaptive Hardware and Systems, AHS 2018en_US
dc.identifier.doi10.1109/AHS.2018.8541485en_US
dc.identifier.scopus85059955101-
dc.identifier.isi000465104900016-
dc.contributor.authorscopusid55485495600-
dc.contributor.authorscopusid6602921577-
dc.contributor.authorscopusid7801415887-
dc.description.lastpage119en_US
dc.description.firstpage112en_US
dc.investigacionIngeniería y Arquitectura-
dc.type2Actas de congresosen_US
dc.contributor.daisngid8850784-
dc.contributor.daisngid451461-
dc.contributor.daisngid232739-
dc.description.numberofpages8en_US
dc.identifier.eisbn978-1-5386-7753-7-
dc.utils.revision-
dc.contributor.wosstandardWOS:Sanchez, A-
dc.contributor.wosstandardWOS:Entrena, L-
dc.contributor.wosstandardWOS:Kastensmidt, F-
dc.date.coverdate2018en_US
dc.identifier.conferenceidevents121152-
dc.identifier.ulpgces
dc.contributor.buulpgcBU-INGen_US
item.grantfulltextnone-
item.fulltextSin texto completo-
crisitem.event.eventsstartdate06-08-2018-
crisitem.event.eventsenddate09-08-2018-
crisitem.author.deptGIR IUMA: Diseño de Sistemas Electrónicos Integrados para el procesamiento de datos-
crisitem.author.deptIU de Microelectrónica Aplicada-
crisitem.author.orcid0000-0002-2142-7885-
crisitem.author.parentorgIU de Microelectrónica Aplicada-
crisitem.author.fullNameSánchez Clemente, Antonio José-
Appears in Collections:Actas de congresos
Show simple item record

SCOPUSTM   
Citations

15
checked on Nov 17, 2024

WEB OF SCIENCETM
Citations

12
checked on Feb 25, 2024

Page view(s)

73
checked on Jun 22, 2024

Google ScholarTM

Check

Altmetric


Share



Export metadata



Items in accedaCRIS are protected by copyright, with all rights reserved, unless otherwise indicated.