Please use this identifier to cite or link to this item:
http://hdl.handle.net/10553/69796
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Sánchez Clemente, Antonio José | en_US |
dc.contributor.author | Entrena, Luis | en_US |
dc.contributor.author | Kastensmidt, Fernanda | en_US |
dc.date.accessioned | 2020-02-05T12:50:06Z | - |
dc.date.accessioned | 2020-04-24T14:21:07Z | - |
dc.date.available | 2020-02-05T12:50:06Z | - |
dc.date.available | 2020-04-24T14:21:07Z | - |
dc.date.issued | 2018 | en_US |
dc.identifier.isbn | 9781538677537 | en_US |
dc.identifier.issn | 1939-7003 | en_US |
dc.identifier.other | Scopus | - |
dc.identifier.uri | http://hdl.handle.net/10553/69796 | - |
dc.description.abstract | The use of approximate logic circuits in error mitigation techniques has appeared in the recent years as a way of achieving a sufficient fault coverage at a reduced cost, substituting the exact replicas of the target circuit with simplified versions of it. This approach, when applied to the well-known TMR scheme, results in the Approximate TMR (ATMR) technique, where the target circuit is voted along with two approximate circuits for selective error masking. Such approximate circuits should ideally present an optimal trade-off between costs and error mitigation capabilities, which can be achieved through different approximation generation approaches. This idea be-comes specially promising in FPGA applications because of the flexibility that such devices offer. Depending on the availability of resources and the reliability requirements, the most convenient ATMR configuration can be chosen. However, the particularities of the FPGA architecture must be taken into account in order to generate efficient approximations. This paper reviews some concepts of the ATMR and gives some ideas on its application to FPGA designs. In particular, the use of testability measures to conduct the generation of approximate logic circuits is proposed in this work. The proposed approach has a wide scalability and has been validated by using fault injection, showing that ATMR-hardened designs in FPGAs can be intrinsically more robust than full TMR. | - |
dc.language | eng | en_US |
dc.relation.ispartof | 2018 Nasa/Esa Conference On Adaptive Hardware And Systems, Ahs 2018 | en_US |
dc.source | 2018 NASA/ESA Conference on Adaptive Hardware and Systems, AHS 2018, p. 112-119 | en_US |
dc.subject | 3307 Tecnología electrónica | - |
dc.subject | 3325 Tecnología de las telecomunicaciones | - |
dc.subject.other | Approximate Logic Circuit | - |
dc.subject.other | Fpga | - |
dc.subject.other | Selective Error Mitigation | - |
dc.subject.other | Single-Event Upset | - |
dc.subject.other | Triple Modular Redundancy | - |
dc.title | Approximate TMR for selective error mitigation in FPGAs based on testability analysis | en_US |
dc.type | info:eu-repo/semantics/conferenceObject | en_US |
dc.type | ConferenceObject | en_US |
dc.relation.conference | 2018 NASA/ESA Conference on Adaptive Hardware and Systems, AHS 2018 | en_US |
dc.identifier.doi | 10.1109/AHS.2018.8541485 | en_US |
dc.identifier.scopus | 85059955101 | - |
dc.identifier.isi | 000465104900016 | - |
dc.contributor.authorscopusid | 55485495600 | - |
dc.contributor.authorscopusid | 6602921577 | - |
dc.contributor.authorscopusid | 7801415887 | - |
dc.description.lastpage | 119 | en_US |
dc.description.firstpage | 112 | en_US |
dc.investigacion | Ingeniería y Arquitectura | - |
dc.type2 | Actas de congresos | en_US |
dc.contributor.daisngid | 8850784 | - |
dc.contributor.daisngid | 451461 | - |
dc.contributor.daisngid | 232739 | - |
dc.description.numberofpages | 8 | en_US |
dc.identifier.eisbn | 978-1-5386-7753-7 | - |
dc.utils.revision | Sí | - |
dc.contributor.wosstandard | WOS:Sanchez, A | - |
dc.contributor.wosstandard | WOS:Entrena, L | - |
dc.contributor.wosstandard | WOS:Kastensmidt, F | - |
dc.date.coverdate | 2018 | en_US |
dc.identifier.conferenceid | events121152 | - |
dc.identifier.ulpgc | Sí | es |
dc.contributor.buulpgc | BU-ING | en_US |
item.grantfulltext | none | - |
item.fulltext | Sin texto completo | - |
crisitem.event.eventsstartdate | 06-08-2018 | - |
crisitem.event.eventsenddate | 09-08-2018 | - |
crisitem.author.dept | GIR IUMA: Diseño de Sistemas Electrónicos Integrados para el procesamiento de datos | - |
crisitem.author.dept | IU de Microelectrónica Aplicada | - |
crisitem.author.orcid | 0000-0002-2142-7885 | - |
crisitem.author.parentorg | IU de Microelectrónica Aplicada | - |
crisitem.author.fullName | Sánchez Clemente, Antonio José | - |
Appears in Collections: | Actas de congresos |
SCOPUSTM
Citations
15
checked on Nov 17, 2024
WEB OF SCIENCETM
Citations
12
checked on Feb 25, 2024
Page view(s)
73
checked on Jun 22, 2024
Google ScholarTM
Check
Altmetric
Share
Export metadata
Items in accedaCRIS are protected by copyright, with all rights reserved, unless otherwise indicated.