Identificador persistente para citar o vincular este elemento:
http://hdl.handle.net/10553/52226
Título: | A mapping technique for the synthesis of linear threshold gate networks used to implement Boolean functions | Autores/as: | Celinski, Peter Sherman, Gregory D. López, José Fco Abbott, Derek |
Fecha de publicación: | 2001 | Publicación seriada: | Advances in Neural Networks and Applications | Resumen: | The main result of this paper is the development of a systematic paper-and-pencil design methodology for implementing Boolean functions of up to 4 variables using threshold logic (TL) gates, which does not require linear programming, for the first time. The methodology is similar in operation to the Karnaugh map logic minimization technique, and is based on determining the minimum threshold cover of a Boolean function. The paper also reviews aspects of TL and illustrates the application of the proposed design methodology to VLSI design using the neuron-MOS technique. | URI: | http://hdl.handle.net/10553/52226 | ISBN: | 9608052262 | Fuente: | Advances in Neural Networks and Applications, p. 224-228 |
Colección: | Reseña |
Citas SCOPUSTM
1
actualizado el 08-dic-2024
Visitas
41
actualizado el 27-jul-2024
Google ScholarTM
Verifica
Altmetric
Comparte
Exporta metadatos
Los elementos en ULPGC accedaCRIS están protegidos por derechos de autor con todos los derechos reservados, a menos que se indique lo contrario.