Please use this identifier to cite or link to this item: http://hdl.handle.net/10553/52226
DC FieldValueLanguage
dc.contributor.authorCelinski, Peter
dc.contributor.authorSherman, Gregory D.
dc.contributor.authorLópez, José Fco
dc.contributor.authorAbbott, Derek
dc.date.accessioned2018-11-25T18:30:10Z-
dc.date.available2018-11-25T18:30:10Z-
dc.date.issued2001
dc.identifier.isbn9608052262
dc.identifier.urihttp://hdl.handle.net/10553/52226-
dc.description.abstractThe main result of this paper is the development of a systematic paper-and-pencil design methodology for implementing Boolean functions of up to 4 variables using threshold logic (TL) gates, which does not require linear programming, for the first time. The methodology is similar in operation to the Karnaugh map logic minimization technique, and is based on determining the minimum threshold cover of a Boolean function. The paper also reviews aspects of TL and illustrates the application of the proposed design methodology to VLSI design using the neuron-MOS technique.
dc.relation.ispartofAdvances in Neural Networks and Applications
dc.sourceAdvances in Neural Networks and Applications, p. 224-228
dc.titleA mapping technique for the synthesis of linear threshold gate networks used to implement Boolean functions
dc.typeinfo:eu-repo/semantics/reviewes
dc.typeArticlees
dc.identifier.scopus4944253298
dc.contributor.authorscopusid6701421283
dc.contributor.authorscopusid7102874349
dc.contributor.authorscopusid7404444793
dc.contributor.authorscopusid56053895400
dc.description.lastpage228
dc.description.firstpage224
dc.type2Reseñaes
dc.date.coverdateDiciembre 2001
dc.identifier.ulpgces
item.grantfulltextnone-
item.fulltextSin texto completo-
crisitem.author.deptGIR IUMA: Diseño de Sistemas Electrónicos Integrados para el procesamiento de datos-
crisitem.author.deptIU de Microelectrónica Aplicada-
crisitem.author.deptDepartamento de Ingeniería Electrónica y Automática-
crisitem.author.orcid0000-0002-6304-2801-
crisitem.author.parentorgIU de Microelectrónica Aplicada-
crisitem.author.fullNameLópez Feliciano, José Francisco-
Appears in Collections:Reseña
Show simple item record

SCOPUSTM   
Citations

1
checked on Nov 24, 2024

Page view(s)

41
checked on Jul 27, 2024

Google ScholarTM

Check

Altmetric


Share



Export metadata



Items in accedaCRIS are protected by copyright, with all rights reserved, unless otherwise indicated.