Identificador persistente para citar o vincular este elemento:
http://hdl.handle.net/10553/50505
Título: | A low-complexity fetch architecture for high-performance superscalar processors | Autores/as: | Santana, Oliverio J. Ramirez, Alex Larriba-Pey, Josep L. Valero, Mateo |
Clasificación UNESCO: | 330406 Arquitectura de ordenadores | Palabras clave: | Branch prediction Design Fetch architecture High performance Instruction stream, et al. |
Fecha de publicación: | 2004 | Publicación seriada: | Transactions on Architecture and Code Optimization | Resumen: | Fetch engine performance is a key topic in superscalar processors, since it limits the instruction-level parallelism that can be exploited by the execution core. In the search of high performance, the fetch engine has evolved toward more efficient designs, but its complexity has also increased.In this paper, we present the stream fetch engine, a novel architecture based on the execution of long streams of sequential instructions, taking maximum advantage of code layout optimizations. We describe our design in detail, showing that it achieves high fetch performance, while requiring less complexity than other state-of-the-art fetch architectures. | URI: | http://hdl.handle.net/10553/50505 | ISSN: | 1544-3566 | DOI: | 10.1145/1011528.1011532 | Fuente: | ACM Transactions on Architecture and Code Optimization [ISSN 1544-3566], v. 1 (2), p. 220-245 |
Colección: | Artículos |
Los elementos en ULPGC accedaCRIS están protegidos por derechos de autor con todos los derechos reservados, a menos que se indique lo contrario.