Please use this identifier to cite or link to this item:
https://accedacris.ulpgc.es/handle/10553/50500
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Cristal, Adrián | en_US |
dc.contributor.author | Santana, Oliverio J. | en_US |
dc.contributor.author | Cazorla, Francisco | en_US |
dc.contributor.author | Galluzzi, Marco | en_US |
dc.contributor.author | Ramírez, Tanausú | en_US |
dc.contributor.author | Pericàs, Miquel | en_US |
dc.contributor.author | Valero, Mateo | en_US |
dc.date.accessioned | 2018-11-24T16:31:18Z | - |
dc.date.available | 2018-11-24T16:31:18Z | - |
dc.date.issued | 2005 | en_US |
dc.identifier.issn | 0272-1732 | en_US |
dc.identifier.uri | https://accedacris.ulpgc.es/handle/10553/50500 | - |
dc.description.abstract | Historically, advances in integrated circuit technology have driven improvements in processor microarchitecture and led to todays microprocessors with sophisticated pipelines operating at very high clock frequencies. However, performance improvements achievable by high-frequency microprocessors have become seriously limited by main-memory access latencies because main-memory speeds have improved at a much slower pace than microprocessor speeds. Its crucial to deal with this performance disparity, commonly known as the memory wall, to enable future high-frequency microprocessors to achieve their performance potential. To overcome the memory wall, we propose kilo-instruction processors-superscalar processors that can maintain a thousand or more simultaneous in-flight instructions. Doing so means designing key hardware structures so that the processor can satisfy the high resource requirements without significantly decreasing processor efficiency or increasing energy consumption. | en_US |
dc.language | eng | en_US |
dc.relation.ispartof | IEEE Micro | en_US |
dc.source | IEEE Micro [ISSN 0272-1732], v. 25 (3), p. 48-57 | en_US |
dc.subject | 330406 Arquitectura de ordenadores | en_US |
dc.subject.other | Kilo-instruction processors | en_US |
dc.subject.other | Superscalar processors | en_US |
dc.subject.other | In-flight instructions | en_US |
dc.subject.other | Memory wall | en_US |
dc.subject.other | ROB | en_US |
dc.subject.other | Issue queue | en_US |
dc.title | Kilo-instruction processors: overcoming the memory wall | en_US |
dc.type | info:eu-repo/semantics/article | es |
dc.type | Article | es |
dc.identifier.doi | 10.1109/MM.2005.53 | en_US |
dc.identifier.scopus | 22944446075 | - |
dc.identifier.isi | 000229934100006 | - |
dc.contributor.authorscopusid | 55884958300 | - |
dc.contributor.authorscopusid | 7003605046 | - |
dc.contributor.authorscopusid | 55129883300 | - |
dc.contributor.authorscopusid | 8537030700 | - |
dc.contributor.authorscopusid | 35608297100 | - |
dc.contributor.authorscopusid | 35743631600 | - |
dc.contributor.authorscopusid | 24475914200 | - |
dc.identifier.eissn | 1937-4143 | - |
dc.description.lastpage | 57 | - |
dc.identifier.issue | 3 | - |
dc.description.firstpage | 48 | - |
dc.relation.volume | 25 | - |
dc.investigacion | Ingeniería y Arquitectura | en_US |
dc.type2 | Artículo | en_US |
dc.utils.revision | Sí | en_US |
dc.identifier.ulpgc | Sí | es |
dc.description.jcr | 1,238 | |
dc.description.jcrq | Q2 | |
dc.description.scie | SCIE | |
item.grantfulltext | none | - |
item.fulltext | Sin texto completo | - |
crisitem.author.dept | GIR SIANI: Inteligencia Artificial, Robótica y Oceanografía Computacional | - |
crisitem.author.dept | IU Sistemas Inteligentes y Aplicaciones Numéricas | - |
crisitem.author.dept | Departamento de Informática y Sistemas | - |
crisitem.author.orcid | 0000-0001-7511-5783 | - |
crisitem.author.parentorg | IU Sistemas Inteligentes y Aplicaciones Numéricas | - |
crisitem.author.fullName | Santana Jaria, Oliverio Jesús | - |
Appears in Collections: | Artículos |
Items in accedaCRIS are protected by copyright, with all rights reserved, unless otherwise indicated.